

# **Memory User Guide for Nexus Platform**

# **Technical Note**

FPGA-TN-02094-1.6

March 2024



#### **Disclaimers**

Lattice makes no warranty, representation, or guarantee regarding the accuracy of information contained in this document or the suitability of its products for any particular purpose. All information herein is provided AS IS, with all faults, and all associated risk is the responsibility entirely of the Buyer. The information provided herein is for informational purposes only and may contain technical inaccuracies or omissions, and may be otherwise rendered inaccurate for many reasons, and Lattice assumes no obligation to update or otherwise correct or revise this information. Products sold by Lattice have been subject to limited testing and it is the Buyer's responsibility to independently determine the suitability of any products and to test and verify the same. LATTICE PRODUCTS AND SERVICES ARE NOT DESIGNED, MANUFACTURED, OR TESTED FOR USE IN LIFE OR SAFETY CRITICAL SYSTEMS, HAZARDOUS ENVIRONMENTS, OR ANY OTHER ENVIRONMENTS REQUIRING FAIL-SAFE PERFORMANCE, INCLUDING ANY APPLICATION IN WHICH THE FAILURE OF THE PRODUCT OR SERVICE COULD LEAD TO DEATH, PERSONAL INJURY, SEVERE PROPERTY DAMAGE OR ENVIRONMENTAL HARM (COLLECTIVELY, "HIGH-RISK USES"). FURTHER, BUYER MUST TAKE PRUDENT STEPS TO PROTECT AGAINST PRODUCT AND SERVICE FAILURES, INCLUDING PROVIDING APPROPRIATE REDUDANCIES, FAIL-SAFE FEATURES, AND/OR SHUT-DOWN MECHANISMS. LATTICE EXPRESSLY DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY OF FITNESS OF THE PRODUCTS OR SERVICES FOR HIGH-RISK USES. The information provided in this document is proprietary to Lattice Semiconductor, and Lattice reserves the right to make any changes to the information in this document or to any products at any time without notice.

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.<br>And or product names are trademarks or registered trademarks of th All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change w



# <span id="page-2-0"></span>**Contents**



© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.<br>All other brand or product names are trademarks or registered trad



# **Figures**







© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.l**atticesemi.com/legal**.<br>All other brand or product names are trademarks or registered tr



## **Tables**





# <span id="page-6-0"></span>**Acronyms in This Document**

A list of acronyms used in this document.



© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.l**atticesemi.com/legal**.<br>All other brand or product names are trademarks or registered tr



# <span id="page-7-0"></span>**1. Introduction**

This technical note discusses memory usage for the Lattice Semiconductor devices built on the Lattice Nexus™ platform, which include CrossLink™-NX, Certus™-NX, CertusPro™-NX, and MachXO5™-NX. It is intended to be used by design engineers as a guide when integrating the EBR (Embedded Block RAM)-based, PFU (Programmable Function Unit)-based, and peripheral SRAM (Static Random Access Memory) memories for these device families in Lattice Radiant® software.

The architecture of these devices provides many resources for memory-intensive applications. The sysMEM™ EBR complements its distributed PFU-based memory. Single-Port RAM, Dual-Port RAM, pseudo-Dual-Port RAM, FIFO, and ROM memories can be constructed using the EBR. The Look-up Tables (LUTs) and PFUs can implement Distributed Single-Port RAM, Dual-Port RAM and ROM. LUTs within PFUs can implement Distributed Single-Port RAM, Dual-Port RAM, and ROM. The sysMEM Peripheral Block SRAM (Large RAM) can implement Single-Port RAM, Dual-Port RAM, ROM, and pseudo-Dual-Port RAM.

The capabilities of the EBR Block RAM, PFU RAM, and Large RAM are referred to in this document. Designers can utilize the memory primitives in three separate ways:

- Through the **IP Catalog** The IP Catalog interface allows you to specify the memory type and size required. The IP Catalog takes this specification and constructs a netlist to implement the desired memory by using one or more of the memory primitives.
- Through **PMI (Parameterizable Module Inferencing)** PMI allows experienced users to skip the graphical interface and utilize the configurable memory primitives on-the-fly from the Lattice Radiant project navigator. The parameters and the control signals needed, either in Verilog or VHDL, can be set. The top-level design has the parameters defined and signals declared so the interface can automatically generate the black box during synthesis.
- Through the **Instantiation of Memory Primitives** Memory primitives are called directly by the top-level module and instantiated in your design. This is an advanced method and requires a thorough understanding of memory hook-ups and design interfaces.

The remainder of this document discusses these methods.



# <span id="page-8-0"></span>**2. Memory Generation**

You can utilize the IP Catalog to easily specify a variety of memories in your designs. These modules are constructed using one or more memory primitives, along with general-purpose routing and LUTs as required.

The available modules in the IP Catalog are:

- Distributed Memory Modules
	- Distributed Dual Port RAM (Distributed\_DPRAM)
	- Distributed ROM (Distributed\_ROM)
	- Distributed Single Port RAM (Distributed\_SPRAM)
- EBR Components (or EBR-based Modules)
	- Dual PORT RAM (RAM\_DP\_TRUE)
	- Pseudo Dual Port RAM (RAM\_DP)
	- Single Port RAM (RAM\_DQ)
	- Read Only Memory (ROM)
- First In First Out Memory (EBR or LUT)
	- FIFO Single Clock (FIFO)
	- FIFO Dual Clock (FIFO\_DC)
- Large RAM
	- Single Port Large RAM (Large\_RAM\_SP)
	- True Dual Port Large RAM (Large\_RAM\_DP\_True)
	- Pseudo Dual Port Large RAM (Large\_RAM\_DP)
	- Read Only Memory Large RAM (Large\_ROM)

[Figure 2.1](#page-8-1) shows the memory modules under IP Catalog in Lattice Radiant software.



<span id="page-8-1"></span>



## <span id="page-9-0"></span>**2.1. IP Catalog Flow**

The IP Catalog allows you to generate, create, or open any of the available modules for Nexus platform devices.

In the Lattice Radiant software, choose View > Show Views > IP Catalog, or click the IP Catalog icon in the toolbar. This opens the IP Catalog window, as shown in [Figure 2.2.](#page-9-1)



**Figure 2.2. IP Catalog in Lattice Radiant Software**

<span id="page-9-1"></span>The left section of the IP Catalog window includes the Module Tree. The memory modules are categorized as Distributed RAM, EBR Components FIFOs, Large RAM, and Shift Register. The right section of the window shows the description of the module selected and links to the documentation for additional information.

This section provides an example of generating an EBR-based pseudo-Dual-Port RAM of size 512 x 18.

To generate an EBR-based pseudo-Dual-Port RAM:

- 1. Double-click **ram\_dp** under the **EBR\_Components**.
- 2. Fill out the information of the module to generate as shown i[n Figure 2.3.](#page-10-0)
- 3. Click the **Next** button.

10 FPGA-TN-02094-1.6





**Figure 2.3. Example: Generating Pseudo Dual Port RAM (RAM\_DP) Using IP Catalog**

<span id="page-10-0"></span>4. Customize the EBR-based DPRAM in the **Module/IP Block Wizard** window as shown i[n Figure 2.4.](#page-10-1)



<span id="page-10-1"></span>**Figure 2.4. Example: Generating Pseudo Dual Port RAM (RAM\_DP) Module Customization – General Options**

5. When all the options for the module being generated are filled out, click **Generate**.

This module, once in the Lattice Radiant project, can be instantiated within other modules.

<sup>© 2019-2024</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal)  All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



## <span id="page-11-0"></span>**2.2. Utilizing PMI**

The parameters and control signals needed can be set in either Verilog or VHDL. The top-level design includes the defined memory parameters and declared signals. The interface can then automatically generate the black box during synthesis, and the Lattice Radiant can generate the netlist on-the-fly. The Lattice memories are the same as industry standard memories, so you can get the parameters for each module from any memory-related guide, which is available through the online help system.

To do this, create a Verilog or VHDL behavior code for the memory, and the synthesis tool will automatically identify it as memory and synthesize it as a distributed or EBR memory. Memory sizes smaller than 2 kb are automatically mapped to Distributed mode, and those larger than 2 kb are implemented using EBRs. This default option can be overridden using the RAM\_STYLE attribute in Synopsys Synplify Pro®.

## <span id="page-11-1"></span>**2.3. Utilizing Direct Instantiation of Memory Primitives**

Another way to use the memories in the designs is by directly instantiating the memory primitives for the Nexus Plaform devices. When instantiating the primitives, you have to work at the EBR block level. In the event that there is a need to have a memory that spans multiple modules, you are required to create the cascading memory on your own.

Lattice provides library files containing all of the primitives in a VHDL/Verilog file under the cae\_library/synthesis folder in the Lattice Radiant software installation folder.



# <span id="page-12-0"></span>**3. Memory Features**

The RAMs can be generated with Error Correction and Byte Enables that mask selective bits. These features are available in the EBR-based RAM modules.

## <span id="page-12-1"></span>**3.1. ECC in Memory Modules**

An Error-Correcting Code (ECC) code is a system of adding redundant data, or parity data, to a message such that it can be recovered by a receiver even when a number of errors are introduced, either during the process of transmission or on storage.

EBR-based memory modules in the IP Catalog allow you to implement ECC. There is a check box to enable ECC in the Configuration tab for the module.

Enabling the ECC check box allows error correction of single errors and detection of 2-bit errors. This is only supported in 512 x 32 EBR configuration mode.

The two bits indicate the error, if any, and the following shows you what each of these bits means:

- $Error[1:0] = 00$  Indicates there is no error.
- $Error[0] = 1$  Indicates there was a 1-bit error which was fixed.
- $Error[1] = 1$  Indicates there was a 2-bit error which cannot be corrected.

<span id="page-12-2"></span>The error flags are aligned to the output data and will be available in the same cycle as their respective data.

## **3.2. Byte Enable**

Byte Enable is a feature available in the selected RAM modules where you can mask the bytes written in the RAM. Each Byte Enable bit controls the enable to 9 bits; the selection can be made in the IP Catalog while generating the module.

Each bit of the BE signal corresponds to the corresponding 9-bit selection, starting from the LSB side. For example, if you add Byte Enable to an 18-bit wide RAM, then [Table 3.1](#page-12-3) explains how the written data (Data In) is masked for a 9-bit Byte Size. Bits 8, 17, 26, and 35 are parity bits, which you ignore in x8, x16, and x32 modes.

### <span id="page-12-3"></span>**Table 3.1. Masked Data in Bits for a 9-Bit Byte Size**



Note that the ByteEn and ECC are mutually exclusive and cannot be used together.

<sup>© 2019-2024</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# <span id="page-13-0"></span>**4. Memory Modules**

The following sections discuss the different modules, the size of memory that each EBR block or the Distributive primitive can support, and any special options for the module.

When you specify the width and depth of the memory in the IP Catalog, the tool generates the memory by depth cascading and/or width cascading, EBR blocks, or distributed RAM primitives. The IP Catalog automatically allows you to create memories larger than the width and depth supported for each primitive.

## <span id="page-13-1"></span>**4.1. Memory Cascading**

For memory sizes that are smaller than what can fit in a single EBR block or the distributed primitive, the module utilizes the complete block or primitive.

For memory sizes larger than that of a single module, the multiple modules are cascaded (either in depth or width) to create a larger module.

### <span id="page-13-2"></span>**4.1.1. Input and Output Register**

The architecture of the EBR blocks in Nexus platform devices is designed such that the inputs that go into memory are always registered. This means that the input data and address are always registered at the input of the memory array. The output data of the memory is optionally registered at the output. You can choose this option by selecting the Enable Output Register check box in the IP Catalog while customizing the module.

<span id="page-13-3"></span>Control signals like WE and Byte Enable are also registered, going into the EBR block.

### **4.1.2. Reset**

The EBRs also support the Reset signal. The Reset (or RST) signal resets the output registers of the RAM. It does not reset the contents of the memory.

### <span id="page-13-4"></span>**4.1.3. Timing**

To correctly write into a memory cell in the EBR block, the correct address should be registered by the logic. Hence, it is important to note that while running the trace on the EBR blocks, there should be no setup or hold time violations on the address registers. Failing to meet these requirements can result in incorrect addressing and, hence, corruption of memory contents.

During a read cycle, a similar issue can occur. The correct contents are not read if the address is not correctly registered in the memory.

A Post-Place and Route timing report in the Lattice Radiant Design software can be run to verify that no such timing errors occur. Refer to the timing preferences in the Online Help documents.



## <span id="page-14-0"></span>**4.2. Single Port RAM (RAM\_DQ) – EBR-Based**

FPGAs built on the Nexus platform support all the features of a Single-Port Memory Module or RAM\_DQ. The IP Catalog allows you to generate the Verilog-HDL or VHDL along with the EDIF netlist for the memory size as per the design requirement.

IP Catalog generates the memory module, as shown i[n Figure 4.1.](#page-14-1)



**Figure 4.1. Single-Port Memory Module Generated by IP Catalog**

<span id="page-14-1"></span>[Figure 4.2](#page-14-2) provides the primitive that can be instantiated for the Single Port RAM. The primitive name is SP16KD, and it can be directly instantiated in the code. Check the details on the port and port names under the primitives available under the cae\_library/synthesis folder in the Lattice Radiant software installation folder.

It is to be noted that each EBR can accommodate 18 kb of memory; if the memory required is larger than 18K, then cascading can be used using the CS port (CSA and CSB in this case).



<span id="page-14-2"></span>**Figure 4.2. Single Port RAM Primitive for Nexus Platform Devices**



The various ports and their definitions for Single-Port Memory are listed in [Table 4.1.](#page-15-0) The table lists the corresponding ports for the module generated by IP Catalog.

<span id="page-15-0"></span>**Table 4.1. EBR-Based Single-Port Memory Port Definitions<sup>1</sup>**

| <b>Port Name</b> | <b>Direction</b> | Width                | <b>Description</b>                                                         |
|------------------|------------------|----------------------|----------------------------------------------------------------------------|
| clk_i            | Input            | ᅩ                    | Clock                                                                      |
| rst_i            | Input            | 1                    | Reset                                                                      |
| clk en i         | Input            | ┻                    | (Input) Clock Enable                                                       |
| rd out clk en i  | Input            | 1                    | Read Output Register Enable<br>(Present is Enable Output Register == TRUE) |
| wr_en_i          | Input            | 1                    | <b>Write Enable</b>                                                        |
| wr data i        | Input            | Data Width           | Data Input                                                                 |
| addr_i           | Input            | <b>Address Width</b> | <b>Address Bus</b>                                                         |
| rd_data_o        | Output           | Data Width           | Data Output                                                                |
| ben_i            | Input            | 4                    | <b>Byte Enable</b>                                                         |

**Note:**

1. Address width is calculated from address depth

Each EBR block consists of 18,432 bits of RAM. The values for x (address) and y (data) of each EBR block are listed in [Table 4.2.](#page-15-1)

<span id="page-15-1"></span>



[Table 4.3](#page-15-2) shows the various attributes available for the Single-Port Memory (RAM\_DQ). You can select some of these attributes through the IP Catalog interface.

The ones without selectable options in the IP Catalog are handled by the engine. However, you can access these options if you are working with direct primitive instantiation.

<span id="page-15-2"></span>**Table 4.3. Single-Port Memory Attributes in Nexus Platform Devices**

| <b>Configuration Tab</b><br><b>Attributes</b> | <b>Description</b>                                                                                                        | <b>Values</b>                                                  | <b>Default</b><br>Value |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------------|
| Address Depth                                 | Address depth of the read and write port.                                                                                 | 2- <max can="" fit="" in="" that="" the<br="">device&gt;</max> | 512                     |
| Data Width                                    | Data word width of the Read and write port.                                                                               | $1 - 512$                                                      | 36                      |
| Enable Output<br>Register                     | Data Out port (Q) can be registered or not using this<br>selection.                                                       | TRUE, FALSE                                                    | <b>TRUE</b>             |
| <b>Enable Output</b><br>ClockEn               | Clock Enable for the output clock (this option requires<br>Enabling Output Register).                                     | TRUE, FALSE                                                    | <b>FALSE</b>            |
| <b>Byte Enables</b>                           | Allows you to select Byte Enable options.                                                                                 | TRUE, FALSE                                                    | <b>FALSE</b>            |
| <b>Reset Assertion</b>                        | Selection for the Reset to be Synchronous or Asynchronous to<br>the Clock.                                                | ASYNC, SYNC                                                    | <b>SYNC</b>             |
| Initialization                                | Allows you to initialize their memories to all 1s, 0s or<br>providing a custom initialization by providing a memory file. | Os, 1s, File                                                   | 0s                      |
| Memory File                                   | When Memory file is selected, used can browse to the mem<br>file for custom initialization of RAM.                        |                                                                |                         |
| Memory File<br>Format                         | This option allows you to select if the memory file is<br>formatted as Binary, Hex or address Hex.                        | Binary, Hex, Addressed Hex                                     | Binary                  |

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



You have the option to enable the output registers for RAM\_DQ. The waveforms in the figures in the following pages show the internal timing waveforms for the Single-Port RAM (RAM\_DQ) with these options.



**Figure 4.3. Single Port RAM Timing Waveform, without Output Registers**

<span id="page-16-0"></span>

<span id="page-16-1"></span>



## <span id="page-17-0"></span>**4.3. True Dual-Port RAM (RAM\_DP\_TRUE) – EBR-Based**

The EBR blocks in the Nexus platform devices can be configured as True-Dual Port RAM or RAM\_DP\_TRUE. IP Catalog allows you to generate the Verilog-HDL, VHDL, or EDIF netlists for the memory size as per design requirements.

IP Catalog generates the memory module, as shown i[n Figure 4.5.](#page-17-1)



**Figure 4.5. True Dual-Port Memory Module Generated by IP Catalog**

<span id="page-17-1"></span>[Figure 4.6](#page-17-2) provides the primitive that can be instantiated for the True Dual Port RAM. The primitive name is DP16K, and it can be directly instantiated in the code. Check the details on the port and port names under the primitives available under the cae\_library/synthesis folder in the Lattice Radiant software installation folder.

Note that each EBR can accommodate 18 kb of memory; if the memory required is larger than 18K, then cascading can be used using the CS port (CSA and CSB in this case).



<span id="page-17-2"></span>**Figure 4.6. True Dual Port RAM Primitive for Nexus Platform Devices**



The various ports and their definitions for true Dual-Port RAM are listed i[n Table 4.4.](#page-18-0) The table lists the corresponding ports for the module generated by IP Catalog.



### <span id="page-18-0"></span>**Table 4.4. EBR-Based True Dual-Port Memory Port Definitions**

Each EBR block consists of 18,432 bits of RAM. The values for address (w and x) and data (y and z) for each EBR block are listed i[n Table 4.5.](#page-18-1)

### <span id="page-18-1"></span>**Table 4.5. Dual Port Memory Sizes for 18 kb Memory for Nexus Platform Devices**





[Table 4.6](#page-19-0) shows the various attributes available for True Dual-Port Memory (RAM\_DQ). You can select some of these attributes through the IP Catalog interface.



<span id="page-19-0"></span>

You have the option to enable the output registers for RAM\_DP\_TRUE. The waveforms in the following figures show the internal timing waveforms for the True Dual Port RAM (RAM\_DP\_TRUE) with these options.





<span id="page-20-0"></span>**Figure 4.7. True Dual Port RAM Timing Waveform, without Output Registers**





<span id="page-21-0"></span>**Figure 4.8. True Dual Port RAM Timing Waveform, with Output Registers**

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.l**atticesemi.com/legal**.<br>All other brand or product names are trademarks or registered tr



## <span id="page-22-0"></span>**4.4. Pseudo Dual-Port RAM (RAM\_DP) – EBR-Based**

FPGAs built on the Nexus platform support all the features of the Pseudo-Dual Port Memory Module, or RAM\_DP. The IP Catalog allows you to generate the Verilog-HDL or VHDL along with the EDIF netlist for the memory size as per the design requirement.

IP Catalog generates the memory module shown in [Figure 4.9.](#page-22-1)



**Figure 4.9. Pseudo Dual-Port Memory Module Generated by IP Catalog**

<span id="page-22-1"></span>[Figure 4.10](#page-22-2) provides the primitive that can be instantiated for the Pseudo-Dual Port RAM. The primitive name is PDPW16K, and it can be directly instantiated in the code. Check the details on the port and port names under the primitives available under thea cae library/synthesis folder in the Lattice Radiant software installation folder.

Note that each EBR can accommodate 18 kb of memory; if the memory required is larger than 18K, then cascading can be used using the CS port (CSA and CSB in this case).



**Figure 4.10. Pseudo-Dual Port RAM Primitive for Nexus Platform Devices**

<span id="page-22-2"></span>The various ports and their definitions for Pseudo-Dual-Port memory are listed i[n Table 4.7.](#page-23-0) The table lists the corresponding ports for the module generated by IP Catalog.



### <span id="page-23-0"></span>**Table 4.7. EBR-Based True Dual-Port Memory Port Definitions**



Each EBR block consists of 18,432 bits of RAM. The values for address (w and x) and data (y and z) for each EBR block are listed i[n Table 4.8.](#page-23-1)

<span id="page-23-1"></span>



[Table 4.9](#page-23-2) shows the various attributes available for the Pseudo-Dual-Port Memory (RAM\_DP). You can select some of these attributes through the IP Catalog interface.

| <b>Configuration Tab</b><br><b>Attributes</b> | <b>Description</b>                                                                                                        | <b>Values</b>                 | Default Value |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-------------------------------|---------------|
| Read Port Address Depth                       | Read Port Address depth of the read and write port                                                                        | $2 - 65536$                   | 512           |
| Read Port Data Width                          | Read Port Data word width of the Read and write port                                                                      | $1 - 256$                     | 36            |
| Write Port Address Depth                      | Write Port Address depth of the read and write port                                                                       | $2 - 65536$                   | 512           |
| Write Port Data Width                         | Write Port Data word width of the Read and write port                                                                     | $1 - 256$                     | 36            |
| Enable Output Register                        | Data Out port (Q) can be registered or not using this selection.                                                          | TRUE, FALSE                   | <b>TRUE</b>   |
| Enable Output ClockEn                         | Clock Enable for the output clock (this option requires Enabling<br>Output Register)                                      | TRUE, FALSE                   | <b>FALSE</b>  |
| Enable Byte Enable                            | Allows you to select Byte Enable options.                                                                                 | TRUE, FALSE                   | <b>FALSE</b>  |
| <b>Reset Assertion</b>                        | Selection for the Reset to be Synchronous or Asynchronous to<br>the Clock                                                 | ASYNC, SYNC                   | <b>SYNC</b>   |
| Memory Initialization                         | Allows you to initialize their memories to all 1s, 0s or providing<br>a custom initialization by providing a memory file. | Os, 1s, File                  | 0s            |
| Memory File                                   | When Memory file is selected, used can browse to the mem<br>file for custom initialization of RAM.                        |                               |               |
| Memory File Format                            | This option allows you to select if the memory file is formatted<br>as Binary, Hex or address Hex.                        | Binary, Hex,<br>Addressed Hex | Binary        |

<span id="page-23-2"></span>**Table 4.9. Pseudo Dual-Port RAM Attributes for Nexus Platform Devices**

<sup>© 2019-2024</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 



You have the option to enable the output registers for Pseudo-Dual Port RAM (RAM\_DP). The waveforms in the following figures show the internal timing waveforms for Pseudo-Dual Port RAM (RAM\_DP) with these options.



**Figure 4.11. PSEUDO DUAL PORT RAM Timing Diagram - without Output Registers**

<span id="page-24-0"></span>

<span id="page-24-1"></span>**Figure 4.12. PSEUDO DUAL PORT RAM Timing Diagram - with Output Registers**



## <span id="page-25-0"></span>**4.5. Read Only Memory (ROM) – EBR-Based**

FPGAs built on the Nexus platform support all the features of the ROM Memory Module, or ROM. The IP Catalog allows you to generate the Verilog-HDL or VHDL along with the EDIF netlist for the memory size as per the design requirement. You are required to provide the ROM memory content in the form of an initialization file.

IP Catalog generates the memory module shown in [Figure 4.13.](#page-25-1)



### **Figure 4.13. ROM – Read Only Memory Module Generated by IP Catalog**

<span id="page-25-1"></span>The various ports and their definitions are listed in [Table 4.10.](#page-25-2) The table lists the corresponding ports for the module generated by the IP Catalog and for the ROM primitive.



### <span id="page-25-2"></span>**Table 4.10. EBR-Based ROM Port Definitions**

When generating ROM using the IP Catalog, the designer must provide the initialization file to pre-initialize the contents of the ROM. These files are \*.mem files, and they can be in binary, hex, or addressed hex formats. The initialization files are discussed in detail in the Initializing Memory section of this document.

Each EBR block consists of 18,432 bits of RAM. The values for x*s* (for address) and y*s* (data) for each EBR block for the devices are included in [Table 4.11.](#page-25-3)

### <span id="page-25-3"></span>**Table 4.11. ROM Memory Sizes for 16 kb Memory for Nexus Platform Devices**



© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal) 

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change w



[Table 4.12](#page-26-2) shows the various attributes available for the Read-Only Memory (ROM). You can select some of these attributes through the IP Catalog interface.

| <b>Configuration Tab</b><br><b>Attributes</b> | <b>Description</b>                                                                                                          | <b>Values</b>                        | Default Value |
|-----------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------|
| Address Depth                                 | Address depth of the read and write port                                                                                    | $2 - 65536$                          | 1024          |
| Data Width                                    | Data word width of the Read and write port                                                                                  | $1 - 256$                            | 18            |
| <b>Enable Output Register</b>                 | Data Out port (Q) can be registered or not using this selection.                                                            | TRUE, FALSE                          | <b>TRUE</b>   |
| <b>Enable Output Clock</b>                    | Enables read output clock                                                                                                   | TRUE, FALSE                          | <b>FALSE</b>  |
| <b>Reset Assertion Mode</b>                   | Selection for the Reset to be Synchronous or Asynchronous to<br>the Clock                                                   | ASYNC, SYNC                          | <b>SYNC</b>   |
| Initialization                                | Allows you to initialize their memories to all 1s, 0s or providing<br>a custom initialization by providing a memory file.   | Os, 1s, File                         | 0s            |
| Memory File                                   | When Memory file is selected, used can browse to the mem<br>file for custom initialization of RAM.                          |                                      |               |
| Memory File Format                            | This option allows you to select if the memory file is formatted<br>as Binary, Hex or address Hex.                          | Binary, Hex,<br><b>Addressed Hex</b> | Binary        |
| Enable ECC                                    | Option allows you to enable Error Correction Codes. This<br>option is not available for memory that are wider than 64 bits. | TRUE, FALSE                          | <b>FALSE</b>  |
| Address Depth                                 | Address depth of the read and write port                                                                                    | $2 - 65536$                          | 1024          |

<span id="page-26-2"></span>**Table 4.12. ROM Attributes for Nexus Platform Devices**

You have the option to enable the output registers for Read-Only Memory (ROM). [Figure 4.14](#page-26-0) an[d Figure 4.15](#page-26-1) show the internal timing waveforms for ROM with these options.



**Figure 4.14. ROM Timing Waveform - without Output Registers**

<span id="page-26-0"></span>

<span id="page-26-1"></span>



# <span id="page-27-0"></span>**5. First In First Out (FIFO) Memory**

Nexus platform devices support two different types of FIFOs:

- Single Clock FIFO (FIFO)
- Dual Clock FIFO (FIFO\_DC)

The EBR blocks in Nexus platform devices can be configured as LUT-based or EBR-based, as well as Single Clock First-In First-Out Memory (FIFO) or Dual-Clock First-In First-Out Memory (FIFO\_DC). IP Catalog allows you to generate the Verilog-HDL or VHDL netlist for various memory sizes depending on design requirements.

<span id="page-27-1"></span>IP Catalog generated FIFO modules and their operation are discussed in detail in the following pages.

## **5.1. Single Clock FIFO (FIFO) – EBR and LUT**

[Figure 5.1](#page-27-2) shows the module that is generated by the IP Catalog for FIFO.



**Figure 5.1. FIFO Module Generated by IP Catalog**

<span id="page-27-2"></span>The various ports and their definitions for the FIFO are listed i[n Table 5.1.](#page-27-3)

<span id="page-27-3"></span>







### <span id="page-28-0"></span>**Table 5.2. FIFO Attributes for Nexus Platform Devices**

#### **Note:**

1. For more information on controller implementation type combinations, refer to Subection 2.8. First in First Out Single Clock (FIFO) of Memory Modules - [Lattice Radiant Software User Guide](http://www.latticesemi.com/view_document?document_id=52685) (FPGA-IPUG-02033).



Let us first discuss the non-pipelined or the FIFO without output registers. [Figure 5.2](#page-29-0) shows the operation of the FIFO when it is empty and the data begins to be written into it.



**Figure 5.2. FIFO Without Output Registers, Start of Data Write Cycle**

<span id="page-29-0"></span>The WrEn signal must be high to start writing into the FIFO. The Empty and Almost Empty flags are high to begin, and Full and Almost Full are low.

When the first data is written into the FIFO, the Empty flag de-asserts (or goes low) since the FIFO is no longer empty. In this figure, it is assumed that the Almost Empty flag setting is 3 (address location 3). As such, the Almost Empty flag is de-asserted when the third address location is filled.



Assume that you continue to write into the FIFO to fill it. When the FIFO is filled, the Almost Full and Full flags are asserted[. Figure 5.3](#page-30-0) shows the behavior of these flags. In this figure, it is assumed that the FIFO depth is *N*.



**Figure 5.3. FIFO Without Output Registers, End of Data Write Cycle**

<span id="page-30-0"></span>In [Figure 5.3,](#page-30-0) the almost full flag is two locations before the FIFO is filled. The almost full flag is asserted when the N-2 location is written, and the full flag is asserted when the last word is written into the FIFO.

Data\_X data inputs are not written since the FIFO is full (the full flag is high).



Examine the waveforms when the contents of the FIFO are read out[. Figure 5.4](#page-31-0) shows the start of the read cycle. RdEn goes high, and the data read starts. The full and almost full flags are de-asserted.



**Figure 5.4. FIFO Without Output Registers, Start of Data Read Cycle**

<span id="page-31-0"></span>Similarly, as the data is read out and FIFO is emptied, the Almost Empty and Empty flags are asserted (see [Figure 5.5\)](#page-32-0).





**Figure 5.5. FIFO Without Output Registers, End of Data Read Cycle**

<span id="page-32-0"></span>[Figure 5.1](#page-27-2) to [Figure 5.4](#page-31-0) show the behavior of non-pipelined FIFO or FIFO without output registers. When the registers are pipelined, the output data is delayed by one clock cycle. There is also an option for output registers to be enabled by the RdEn signal.

[Figure 5.6](#page-33-0) to [Figure 5.9](#page-34-1) show similar waveforms for the FIFO with an output register and an output register enabled with RdEn. Note that flags are asserted and de-asserted with similar timing to the FIFO without output registers. Only the data out *Q* is delayed by one clock cycle.







<span id="page-33-0"></span>

<span id="page-33-1"></span>





**Figure 5.8. FIFO with Output Registers, Start of Data Read Cycle**

<span id="page-34-0"></span>

<span id="page-34-1"></span>



If the option enable output register with RdEn is selected, it still delays the data out by one clock cycle (as compared to the non-pipelined FIFO). The RdEn should also be high during that clock cycle, otherwise, the data takes an extra clock cycle when the RdEn goes true.



<span id="page-35-0"></span>**Figure 5.10. FIFO with Output Registers and RdEn on Output Registers**


# **6. Dual Clock First-In-First-Out (FIFO\_DC) – EBR-Based or LUT-Based**

[Figure 6.1](#page-36-0) shows the module that is generated by the IP Catalog for FIFO.



**Figure 6.1. FIFO\_DC Module Generated by IP Catalog**

<span id="page-36-0"></span>The various ports and their definitions for the FIFO\_DC are listed in [Table 6.1.](#page-36-1) The software attributes are listed in [Table 6.2.](#page-37-0)

<span id="page-36-1"></span>**Table 6.1. Port Names and Definitions for FIFO\_DC**

| <b>Port Name</b> | <b>Direction</b> | Width                | <b>Description</b>        |  |
|------------------|------------------|----------------------|---------------------------|--|
| wr_clk_i         | Input            | 1                    | <b>Write Clock</b>        |  |
| rd_clk_i         | Input            | 1                    | <b>Read Clock</b>         |  |
| rst_i            | Input            | 1                    | Reset                     |  |
| rp_rst_i         | Input            | 1                    | <b>Read Pointer Reset</b> |  |
| wr_en_i          | Input            | $\mathbf{1}$         | <b>Write Enable</b>       |  |
| rd_en_i          | Input            | 1                    | Read Enable               |  |
| wr_data_i        | Input            | Data Width           | <b>Write Data</b>         |  |
| rd_data_o        | Output           | Data Width           | Read Data                 |  |
| full o           | Output           | 1                    | Full Flag                 |  |
| empty_o          | Output           | 1                    | <b>Empty Flag</b>         |  |
| almost_full_o    | Output           | 1                    | Almost Full Flag          |  |
| almost_empty_o   | Output           | $\mathbf{1}$         | <b>Almost Empty Flag</b>  |  |
| wr data cnt o    | Output           | Address Width        | <b>Write Data Counter</b> |  |
| rd data cnt o    | Output           | <b>Address Width</b> | <b>Read Data Counter</b>  |  |



### <span id="page-37-0"></span>**Table 6.2. FIFO\_DC Attributes for Nexus Platform Devices**



<sup>© 2019-2024</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.l**atticesemi.com/legal**.<br>All other brand or product names are trademarks or registered tr





**Note:**

1. For more information on controller implementation type combinations, refer to Subsection 2.9. First in First Out Dual Clock (FIFO\_DC) of Memory Modules - [Lattice Radiant Software User Guide](http://www.latticesemi.com/view_document?document_id=52685) (FPGA-IPUG-02033).

# **6.1. FIFO\_DC Flags**

As a hardware FIFO, FIFO\_DC avoids latency to the flags during assertion or de-assertion, which distinguishes it from devices with emulated FIFO.

With this in mind, let us look at the waveforms for FIFO\_DC without output registers[. Figure 6.2](#page-38-0) shows the operation of the FIFO\_DC when it is empty and the data begins to be written into it.



**Figure 6.2. FIFO\_DC Without Output Registers, Start of Data Write Cycle**

<span id="page-38-0"></span>The WrEn signal has to be high to start writing into the FIFO\_DC. The Empty and Almost Empty flags are high to begin, and Full and Almost Full are low.

When the first data is written into the FIFO DC, the Empty flag de-asserts (or goes low), as the FIFO DC is no longer empty. In this figure, it is assumed that the Almost Empty flag setting is 3 (address location 3). The Almost Empty flag is de-asserted when the third address location is filled.

<sup>© 2019-2024</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal)  All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice



Assume that you continue to write into the FIFO\_DC to fill it. When the FIFO\_DC is filled, the Almost Full and Full Flags are asserted. [Figure 6.3](#page-39-0) shows the behavior of these flags. In this figure, it is assumed that the FIFO\_DC depth is *N*.



**Figure 6.3. FIFO\_DC Without Output Registers, End of Data Write Cycle**

<span id="page-39-0"></span>In [Figure 6.3,](#page-39-0) the Almost Full flag is two locations before the FIFO DC is filled. The Almost Full flag is asserted when the N-2 location is written, and the Full flag is asserted when the last word is written into the FIFO\_DC.

Data\_X data inputs are not written since the FIFO\_DC is full (the full flag is high).

Note that the assertion of these flags is immediate, and there is no latency when they go true.



Examine the waveforms when the contents of the FIFO\_DC are read out. [Figure 6.4](#page-40-0) shows the start of the read cycle. RdEn goes high, and the data read starts. The full and almost full flags are de-asserted as shown.



<span id="page-40-0"></span>**Figure 6.4. FIFO\_DC Without Output Registers, Start of Data Read Cycle**



Similarly, as the data is read out and FIFO\_DC is emptied, the Almost Empty and Empty flags are asserted (see [Figure 6.5\)](#page-41-0).



<span id="page-41-0"></span>**Figure 6.5. FIFO\_DC Without Output Registers, Start of Data Read Cycle**



[Figure 6.2](#page-38-0) to [Figure 6.5](#page-41-0) show the behavior of the non-pipelined FIFO\_DC or FIFO\_DC without output registers. When you pipeline the registers, the output data is delayed by one clock cycle. There is an extra option for output registers to be enabled by the RdEn signal.

[Figure 6.6](#page-42-0) to [Figure 6.8](#page-44-0) show similar waveforms for the FIFO\_DC with and without the output register enabled with RdEn. Note that flags are asserted and de-asserted with timing similar to the FIFO\_DC without output registers. However, only the data output *Q* is delayed by one clock cycle.



<span id="page-42-0"></span>**Figure 6.6. FIFO\_DC with Output Registers, Start of Data Write Cycle**





**Figure 6.7. FIFO\_DC with Output Registers, End of Data Write Cycle**





<span id="page-44-0"></span>**Figure 6.8. FIFO\_DC with Output Registers, Start of Data Read Cycle**





**Figure 6.9. FIFO\_DC with Output Registers, End of Data Read Cycle**



If you select the option to enable the output register with RdEn, data out is still delayed by one clock cycle (as compared to the non-pipelined FIFO\_DC). RdEn should also be high during that clock cycle, otherwise, the data takes an extra clock cycle when the RdEn is true.



**Figure 6.10. FIFO\_DC with Output Registers and RdEn on Output Registers**

When using FIFO DC with different data widths on read and write ports, make sure that the wider data width is a multiple of the smaller one. In addition to that, the words written or read out should follow the same relationship. For example, assume that the DataIn (write port) width is 8 bits and the DataOut (read port) is 16 bits. In this case, there is a factor of 2 between the two. For every two words written in the FIFO\_DC, one word is read out. If you write an odd number of words, such as seven, for example, then the read port reads three complete words and one half word. The other half of the incomplete word is either all zeroes (0s) or prior data written at the 8th location.

If you reverse the number of bits on DataIn and DataOut, then for every written word, two words are read out. To completely read the FIFO\_DC, you need twice the number of clock cycles on the write port.

FIFO\_DC does not include any arbitration logic. It has to be implemented outside of FIFO\_DC. Read and Write Count pointers can be used to aid in counting the number of written or read words.



# **7. Distributed Single-Port RAM (Distributed\_SPRAM) – PFU-Based**

PFU-based Distributed Single-Port RAM is created using the 4-input LUTs available in the PFU. These LUTs can be cascaded to create larger distributed memory sizes.

[Figure 7.1](#page-47-0) shows the Distributed Single-Port RAM module as generated by the IP Catalog.



**Figure 7.1. Distributed Single-Port RAM Module Generated by IP Catalog**

<span id="page-47-0"></span>The generated module makes use of the 4-input LUTs available in the PFU. Additional logic, such as a clock or reset, is generated by utilizing the resources available in the PFU.

Ports such as Read Clock (RdClock) and Read Clock Enable (RdClockEn) are not available in the hardware primitive. These are generated by IP Catalog when you want to enable the output registers in the IP Catalog configuration.

[Figure 7.2](#page-47-1) provides the primitive that can be instantiated for the Single Port Distributed RAM. The primitive name is SPR16X4C, and it can be directly instantiated in the code. Check the details on the port and port names under the primitives available under the cae library/synthesis folder in Lattice Radiant software installation folder.

It is to be noted that each EBR can accommodate 64 bits of memory; if the memory required is larger than 64 bits, then cascading can be used. Further, the ports can be registered by using external PFU registers.



**Figure 7.2. Single Port Distributed RAM Primitive for Nexus Platform Devices**

<span id="page-47-1"></span>The various ports and their definitions are listed in [Table 7.1.](#page-48-0) The table lists the corresponding ports for the module generated by the aIP Catalog and for the primitive.



<span id="page-48-0"></span>



The software attributes for the Distributed SPRAM are included in [Table 7.2.](#page-48-1)

| <b>Configuration Tab</b><br><b>Attributes</b> | <b>Description</b>                                                                                                        | <b>Values</b>                                 | <b>Default Value</b> |
|-----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|----------------------|
| Address Depth                                 | Address depth of the read and write port                                                                                  | $2 - <$ Max that<br>can fit in the<br>device> | 32                   |
| Data Width                                    | Data word width of the read and write port                                                                                | $1 - 256$                                     | 8                    |
| <b>Enable Output Register</b>                 | Data Out port (Q) can be registered or not using this selection.                                                          | TRUE, FALSE                                   | <b>TRUE</b>          |
| Memory Initialization                         | Allows you to initialize their memories to all 1s, 0s or providing<br>a custom initialization by providing a memory file. | none, 0s, 1s,<br>Memory file                  | none                 |
| <b>Memory File</b>                            | When Memory file is selected, you can browse to the mem file<br>for custom initialization of RAM.                         |                                               |                      |
| Memory File Format                            | This option allows you to select if the memory file is formatted<br>as Binary, Hex.                                       | binary, hex                                   | binary               |

<span id="page-48-1"></span>**Table 7.2. Distributed\_SPRAM Attributes for Nexus Platform Devices**



**Figure 7.3. PFU-Based Distributed Single Port RAM Timing Waveform – without Output Registers**

<sup>© 2019-2024</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal)  All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





**Figure 7.4. PFU-Based Distributed Single Port RAM Timing Waveform – with Output Registers**



# **8. Distributed Dual-Port RAM (Distributed\_DPRAM) – PFU-Based**

PFU-based Distributed Dual-Port RAM is also created using the 4-input LUTs available in the PFU. These LUTs can be cascaded to create larger distributed memory sizes.

[Figure 8.1](#page-50-0) shows the Distributed Single-Port RAM module as generated by the IP Catalog.



**Figure 8.1. Distributed Dual-Port RAM Module Generated by IP Catalog**

<span id="page-50-0"></span>The generated module makes use of the 4-input LUTs available in the PFU. Additional logic, such as a clock or reset, is generated by utilizing the resources available in the PFU.

Ports such as the Read Clock and Read Clock Enable are not available in the hardware primitive. These are generated by IP Catalog when you want to enable the output registers in the IP Catalog configuration.

[Figure 8.2](#page-50-1) provides the primitive that can be instantiated for the Dual Port Distributed RAM. The primitive name is DPR16X4 and it can be directly instantiated in the code. Check the details on the port and port names under the primitives available under the cae library/synthesis folder in the Lattice Radiant software installation folder.

It is to be noted that each EBR can accommodate 64 bits of memory; if the memory required is larger than 64 bits, then cascading can be used. Further, the ports can be registered by using external PFU registers.



<span id="page-50-1"></span>**Figure 8.2. Dual Port Distributed RAM Primitive for Nexus Platform Devices**



The various ports and their definitions are listed in [Table 8.1.](#page-51-0) The table lists the corresponding ports for the module generated by the IP Catalog and for the primitive.

<span id="page-51-0"></span>



The software attributes for the Distributed DPRAM are described in [Table 8.2.](#page-51-1)

#### <span id="page-51-1"></span>**Table 8.2. Distributed\_DPRAM Attributes for Nexus Platform Devices**



You have the option of enabling the output registers for Distributed Dual Port RAM (Distributed\_DPRAM). [Figure 8.3](#page-52-0) and [Figure 8.4](#page-52-1) show the internal timing waveforms for the Distributed Dual Port RAM (Distributed\_DPRAM) with these options.





<span id="page-52-0"></span>**Figure 8.3. PFU-Based Distributed Dual Port RAM Timing Waveform – without Output Registers**





<span id="page-52-1"></span><sup>© 2019-2024</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal)  All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **9. Distributed ROM (Distributed\_ROM) – PFU-Based**

A PFU-based Distributed ROM is also created using the 4-input LUTs available in the PFU. These LUTs can be cascaded to create larger distributed memory sizes.

[Figure 9.1](#page-53-0) shows the Distributed ROM module generated by the IP Catalog.



**Figure 9.1. Distributed ROM Generated by IP Catalog**

<span id="page-53-0"></span>The generated module makes use of the 4-input LUTs available in the PFU. Additional logic, such as a clock or reset, is generated by utilizing the resources available in the PFU.

Ports such as Out Clock and Out Clock Enable are not available in the hardware primitive. These are generated by IP Catalog when you want to enable the output registers in the IP Catalog configuration.

If the memory required is larger than what can fit in the primitive bits, then cascading can be used. Further, the ports can be registered by using external PFU registers.

The various ports and their definitions are listed in [Table 9.1.](#page-53-1) The table lists the corresponding ports for the module generated by the IP Catalog and for the primitive.

<span id="page-53-1"></span>



The software attributes for the Distributed ROM are included in [Table 9.2.](#page-53-2)

#### <span id="page-53-2"></span>**Table 9.2. Distributed\_ROM Attributes for Nexus Platform Devices**





You have the option to enable the output registers for Distributed ROM (Distributed\_ROM). [Figure 9.2](#page-54-0) and [Figure 9.3](#page-54-1) show the internal timing waveforms for the Distributed ROM with these options.



**Figure 9.2. PFU-Based Distributed Dual Port RAM Timing Waveform – without Output Registers**

<span id="page-54-0"></span>



<span id="page-54-1"></span><sup>© 2019-2024</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal)  All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **10. Large RAM (LRAM)**

The Lattice Semiconductor Large Random-Access Memory (LRAM) IP Core is designed to work as Single-Port RAM, Dual-Port RAM, Pseudo-Dual-Port RAM, and ROM memories. It is meant to function as additional memory resources beyond what is available in the EBR and PFU. The following sections cover each of the LRAM configuration modes.

# **10.1.Single Port LRAM**

In the Single-Port Mode, only one port is used to write and read. Input can be configured as register in, and output can be configured as register out. The SRAM enclosed in the Large RAM IP is synchronous. IP Catalog generates the memory module, as shown in [Figure 10.1.](#page-55-0)



**Figure 10.1. Single Port Large RAM Generated by IP Catalog**

<span id="page-55-0"></span>[Table 10.1](#page-55-1) lists the ports and definitions for Single-Port mode of the Large RAM primitive.



### <span id="page-55-1"></span>**Table 10.1. Single-Port Mode Signals**

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.<br>Ind or product names are trademarks or registered trademarks of th All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change w



[Table 10.2](#page-56-0) shows the attributes for the Single-Port mode of the Large RAM primitive.



### <span id="page-56-0"></span>**Table 10.2. Attributes Summary for Single-Port Mode**



The waveforms in the following figures show the internal timing for the single-port LRAM with the various input and output registers that enable permutations.



**Figure 10.2. Single-Port Mode Timing Diagram (Both Input and Output Registers Disabled)**

<span id="page-57-0"></span>As shown in [Figure 10.2,](#page-57-0) the data flow is as follows:

- 1. addr\_i and wr\_data\_i are clocked in the SRAM at t0.
- 2. When you read the data, set the clk\_en\_i and wr\_en\_i port values after t1.
- 3. You get the read-back data at t2.



<span id="page-57-1"></span>**Figure 10.3. Single-Port Mode Timing Diagram (Either Input Register Enabled/Output Register Disabled or Input Register Disabled/Output Register Enabled)**

As shown in [Figure 10.3,](#page-57-1) the data flow is as follows:

- 1. For both cases, first, addr i and wr data i are clocked in the SRAM at t0 in the user's view;
- 2. For the Input Register Enabled/Output Register Disabled case, Large RAM registers input signals clk en i, wr en i, addr\_i, and wr\_data\_i with input registers, and those signals are clocked in the SRAM at t1 in the user's view;
- 3. When you read the data, the Large RAM IP registers the input signals after t2 and connects those input signals to SRAM input ports.
- 4. SRAM clocks in input signals; output data D0 gets ready;
- 5. You get the read-back data at t3.
- 6. For the Input Register Disabled/Output Register Enabled case, when you read the data, set clk en i and wr en i port values after t1;
- 7. Large RAM connects those signals to SRAM; SRAM clocks in addr\_i and wr\_data\_i; data D0 gets ready;
- 8. Large RAM registers the output data with the output register after t2 and connects it to the output port rd\_data\_o.
- 9. You get the read back data at t3.





**Figure 10.4. Single-Port Mode Timing Diagram (Both Input and Output Registers Enabled)**

<span id="page-58-0"></span>As shown in [Figure 10.4,](#page-58-0) the data flow is as follows:

- 1. addr i and wr data i are clocked in the SRAM at t0 in the user's view.
- 2. Large RAM registers the input signals clk\_en\_i, wr\_en\_i, addr\_i, and wr\_data\_i with input registers; those signals are clocked in the SRAM at t1 in the user's view.
- 3. When you read data, the Large RAM IP registers the input signals after the positive edge of t2 and connects them to SRAM input ports.
- 4. SRAM clocks them in, outputs data, and gets ready.
- 5. The Large RAM registers the output data with the output register after t3 and connects it to the output port rd\_data\_o.
- 6. You get the read-back data at t4.



# **10.2. True Dual Port LRAM**

In True Dual-Port Mode, both ports can be used to write and read. Input can be configured as register in, and output can be configured as register out. Dual-Port Mode is implemented in the Single-Port SRAM model. To accommodate the requests from both ports at the same time, the enclosed Single-Port RAM runs the clock with doubled frequency. In the Dual-Port mode, if reading and writing operations come at one CIB clock cycle, those operations are mapped to the Single-Port SRAM model.

The SRAM enclosed in the Large RAM IP is synchronous. IP Catalog generates the memory module, as shown in [Figure](#page-59-0)  [10.5.](#page-59-0)



### **Figure 10.5. True Dual-Port Large RAM Generated by IP Catalog**

<span id="page-59-0"></span>[Table 10.3](#page-59-1) lists the ports and definitions for the True Dual-Port mode of the Large RAM primitive.



#### <span id="page-59-1"></span>**Table 10.3. True Dual-Port Mode Signal**



[Table 10.4](#page-60-0) shows the attributes for the True Dual-Port mode of the Large RAM primitive.

<span id="page-60-0"></span>









<span id="page-61-0"></span>

As shown in [Figure 10.6,](#page-61-0) the data flow is as follows:

For Port A:

- 1. You prepare the data at t0.
- 2. Large RAM clocks in clk\_en\_a\_i, wr\_en\_a\_i, addr\_a\_i, and wr\_data\_a\_i to SRAM;
- 3. When you read the data, set the clk\_en\_a\_i and wr\_en\_a\_i port values after t1. Large RAM connects those signals to SRAM.
- 4. SRAM clocks in addr\_a\_i and wr\_data\_a\_i, and output data gets ready.
- 5. Large RAM connects it to rd\_data\_a\_o, and you get the read-back data at t2.





For Port B:

- 1. You prepare the data at t3.
- 2. Large RAM clocks in clk\_en\_b\_i, wr\_en\_b\_i, addr\_b\_i, and wr\_data\_b\_i to SRAM;
- 3. When you read the data, set the clk\_en\_b\_i and wr\_en\_b\_i port values. Large RAM connects those signals to SRAM at t4.
- 4. SRAM clocks in addr\_b\_i and wr\_data\_b\_i, and output data gets ready.
- 5. Large RAM connects it to rd\_data\_b\_o, and you get the read-back data at t5.



### <span id="page-62-0"></span>**Figure 10.7. Dual-Port Mode Timing Diagram with Port A and Port B Working in Different Cycles (Both Input and Output Registers Disabled for Both Ports)**

As shown in [Figure 10.7,](#page-62-0) the data flow is as follows:

For Port A:

- 1. You prepare the data at t0.
- 2. Large RAM clocks in clk\_en\_a\_i, wr\_en\_a\_i, addr\_a\_i, and wr\_data\_a\_i to SRAM;
- 3. When you read the data, set the clk\_en\_a\_i and wr\_en\_a\_i port values after t1. Large RAM connects those signals to SRAM.
- 4. SRAM clocks in addr\_a\_i and wr\_data\_a\_i, and output data gets ready.
- 5. Large RAM registers the output data with the output register after t2 and connects it to the output port rd data a o.
- 6. You get the read-back data at t3.

### For Port B:

- 1. You prepare the data at t4.
- 2. Large RAM clocks in clk\_en\_b\_i, wr\_en\_b\_i, addr\_b\_i, and wr\_data\_b\_i to SRAM at t4;
- 3. When you read the data, you set the clk\_en\_b\_i and wr\_en\_b\_i port values. Large RAM connects those signals to SRAM.
- 4. SRAM clocks in addr b i and wr data b i, and output data gets ready after t5.
- 5. Large RAM registers the output data with the output register after t6 and connects it to the output port rd\_data\_b\_o.
- 6. You get the read-back data at the next positive edge of the clock.





<span id="page-63-0"></span>**Figure 10.8. Dual-Port Mode Timing Diagram with Port A and Port B Working in the Same Cycle (Both Input and Output Registers Disabled for Both Ports)**

As shown in [Figure 10.8,](#page-63-0) the data flow as follows:

- 1. Port A writes address A0 and Port B reads address A0 at the same clock cycle.
- 2. At t0, the Port B address is clocked into SRAM, and output data is ready after t0.
- 3. At t1, Port A's address and data are clocked into SRAM for writing.
- 4. You get Port B read-back data at t1.

**Note:** When both ports are writing and reading the same address, reading takes precedence over writing in one cycle, and the output of the reading operation is previous data in the address.

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.<br>And or product names are trademarks or registered trademarks of th All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change w





<span id="page-64-0"></span>**Figure 10.9. Dual-Port Mode Timing Diagram with Ports A and B Working in the Same Cycle (Input Register Disabled/Output Register Enabled for Both Ports)**

As shown in [Figure 10.9,](#page-64-0) the data flow is as follows:

- 1. Port A writes address A0 and Port B reads address A0 at the same clock cycle.
- 2. Port B address is clocked into SRAM, and output data is ready after t0.
- 3. At t1, Port A's address and data are clocked into SRAM for writing.
- 4. Large RAM registers the output data from Port B with the output register after t1 and connects it to output port rd\_data\_b\_o.
- 5. You get the Port B read-back data at t2.





### <span id="page-65-0"></span>**Figure 10.10. Dual-Port Mode Timing Diagram with Ports A and B Reading in the Same Cycle (Both Input and Output Registers Disabled for Both Ports)**

As shown in [Figure 10.10,](#page-65-0) the data flow is as follows:

- 1. Both Port A and Port B read different addresses at the same clock cycle.
- 2. Port A address is clocked into SRAM, and output data DA0 is ready after t0.
- 3. You get the Port A read-back data at t1.
- 4. Port B address is clocked into SRAM, and output data DB0 is ready after t1.
- 5. You get the Port B read-back data at t2.

**Note:** When reading from both ports in the same cycle but from various addresses, data for port B comes with one clock delay. This is because the LRAM primitive has just one port, and both addresses cannot be read without delay.

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.<br>Ind or product names are trademarks or registered trademarks of th All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change w





<span id="page-66-0"></span>**Figure 10.11. Dual-Port Mode Timing Diagram with Ports A and B Working in the Same Cycle (Input Register Disabled/Output Register Enabled for Both Ports)**

As shown in [Figure 10.11,](#page-66-0) the data flow as follows:

- 1. Both Port A and Port B read different addresses at the same clock cycle.
- 2. Port A address is clocked into SRAM, and output data DA0 is ready after t0.
- 3. Large RAM registers output data DA0 with the output register and connects it to the output port rd\_data\_a\_o.
- 4. You get Port A read-back data after t1.
- 5. Port B address is clocked into SRAM, and output data DB0 is ready after t2.
- 6. Large RAM registers the output data DB0 with the output register after t2 and connects it to the output port rd\_data\_b\_o.
- 7. You get Port B read-back data at t3.



## **10.3. Pseudo Dual Port LRAM**

In Pseudo-Dual-Port mode, Port A works as a writing port and Port B works as a reading port. Input and output register bypass mode is supported in the Single Clock Pseudo Dual-Port Mode. In this mode, both ports are writing to and reading from the same address. Reading takes precedence over writing in one cycle, so the output of reading is the previous data in the address. IP Catalog generates the memory module, as shown in [Figure 10.12.](#page-67-0)



**Figure 10.12. Pseudo Dual Port Large RAM Generated by IP Catalog**

<span id="page-67-0"></span>[Table 10.5](#page-67-1) lists the ports and definitions for Pseudo-Dual-Port mode of the Large RAM primitive.

<span id="page-67-1"></span>



© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.<br>And or product names are trademarks or registered trademarks of th

All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change w



[Table 10.6](#page-68-0) shows the attributes for the Pseudo-Dual-Port mode of the Large RAM primitive.

<span id="page-68-0"></span>



For relevant timing diagrams, refer to [Figure 10.8](#page-63-0) and [Figure 10.9.](#page-64-0)



## **10.4. ROM LRAM**

When used as a ROM, only one port is used to read. Input can be configured as register in, and output can be configured as register out. The SRAM enclosed in the Large RAM IP is synchronous. IP Catalog generates the memory module, as shown i[n Figure 10.13.](#page-69-0)



#### **Figure 10.13. ROM Large RAM Generated by IP Catalog**

<span id="page-69-0"></span>The following table lists the ports and definitions for ROM mode of the Large RAM primitive.



#### **Table 10.7. ROM Mode Signals**



[Table 10.8](#page-70-0) shows the attributes for the ROM mode of the Large RAM primitive.



### <span id="page-70-0"></span>**Table 10.8. Attributes Summary for ROM Mode**

The waveform i[n Figure 10.14](#page-70-1) shows the internal timing for the ROM LRAM. The address is clocked into the SRAM when Clock Enable selection is enabled. In case the output registers are bypassed, the new data is available right after the rising edge of the same clock cycle, on which the read address is clocked into the SRAM with the Clock Enable selection enabled.



### **Figure 10.14. ROM Timing Diagram (Output Register Disabled)**

<span id="page-70-1"></span>As shown in [Figure 10.14,](#page-70-1) the data flow is as follows:

- 1. addr\_i is clocked in the SRAM at t0.
- 2. You set the clk en i port value and get the read-back data at t1.

<sup>© 2019-2024</sup> Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



# **10.5. ECC and Byte Enable**

This soft IP design implements an ECC module for the Lattice FPGA families that can be applied to increase memory reliability in critical applications. The ECC module provides Single Error Correction - Double Error Detection (SECDED) capability based on a class of optimal minimum odd weight error parity codes that provides better performance than typical Hamming-based SECDED codes. ECC syndrome is calculated over all four bytes of data. If you incorrectly enable byte write together with ECC, the inner ECC is disabled, and byte write still works correctly.

The Byte Enable feature enables you to mask the bytes written in the RAM. The Byte Enable control can be per 8-bit or 9-bit; the selection can be made in the Module/IP Block Wizard while generating the module.

Byte Enable and ECC are mutually exclusive and cannot be used together.

## **10.6. Using Various Data Widths on Various Ports**

When LRAM memory is configured as True Dual-Port or Pseudo Dual-Port memory, it has separate Data Width (DW) and Address Width (AW) parameters for ports A and B. The parameters can be configured independently; however, there are a few constraints for their values.

- The Data Width of the wide port should be the multiple of narrow port's Data Width. The ratio can be 1, 2, or 4.
- Full memory space for both ports should be the same:

 $(2^AAW \, A)^*DW \, A = (2^AAW \, B)^*DW \, B,$ 

where AW\_X is the Address Width of port X and DW\_X is the Data Width of port X. If the Data Widths are equal, the Address Widths should be the same. If the Data Width ratio is two, the Address Width difference should be one. And, finally, if the Data Width ratio is four, the Address Width difference should be two.

- When Data Widths are not the same, the ECC is disabled even if Byte Enable is not checked.
- The Number of Bytes (NB) used for each port can be calculated using the following formulas:



If Byte Enable is set for a port, then its width (in bits) is equal to the Number of Bytes for that port.

Byte Enable can be set only if the Number of Bytes is greater than one on the corresponding port and the number of bits is a multiple of 8 on both ports.

# **10.7. Write Mode Attribute**

Any port that has both read access and write access has a write mode attribute. This attribute is available for Port A in the Single Port Mode and for both Port A and Port B in True Dual-Port Mode. In Pseudo-Dual-Port and ROM modes, no write mode attribute is available as there are no ports with both read access and write access.

There are three possible values for the write mode attribute: Normal, Write Through, and Read Before Write. All three modes are supported in Single-Port Large RAM, while only the first two are supported in True Dual-Port Large RAM.

- In Normal mode, the output data is not changed or updated during the write operation.
- In Write Through mode, the output data is updated with the input data during the write cycle.
- In Read Before Write mode, the output data port is updated with the existing data stored in the write address during a write cycle. This mode is supported only in the Single-Port LRAM.




**Figure 10.15. Single-Port LRAM Timing Diagram in Normal Mode (Output Register Disabled)**



**Figure 10.16. Single-Port LRAM Timing Diagram in Normal Mode (Output Register Enabled)**



**Figure 10.17. Single-Port LRAM Timing Diagram in Write Through Mode (Output Register Disabled)**

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal)  All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.





**Figure 10.18. Single-Port LRAM Timing Diagram in Write Through Mode (Output Register Disabled)**



**Figure 10.19. Single-Port LRAM Timing Diagram in Read Before Write Mode (Output Register Disabled)**



**Figure 10.20. Single-Port LRAM Timing Diagram in Read Before Write Mode (Output Register Enabled)**

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal.<br>Ind or product names are trademarks or registered trademarks of th All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change w



## **11. Initializing Memory**

In each memory mode, it is possible to specify the power-on state of each bit in the memory array. This allows the memory to be used as ROM if desired. Each bit in the memory array can have a value of 0 or 1.

### **11.1. Initialization File Formats**

The initialization file is an ASCII file, which the designer can create or edit using any ASCII editor. The IP Catalog supports three memory file formats:

- Binary File
- Hex File
- Addressed Hex

The file name for the memory initialization file is \*.mem (<file\_name>.mem). Each row includes the value to be stored in a particular memory location. The number of characters (or the number of columns) represents the number of bits for each address (or the width of the memory module).

The memory initialization can be static or dynamic. In the case of static initialization, the memory values are stored in the bitstream. Dynamic initialization of memories involves memory values stored in the external flash that can be updated by user logic knowing the EBR address locations. The size of the bitstream (bit or rbt file) is larger due to the static values stored in it.

The initialization file is primarily used for configuring the ROMs. RAMs can also use the initialization file to preload memory contents.

### **11.1.1. Binary File**

The binary file is a text file of 0s and 1s. The rows indicate the number of words, and the columns indicate the width of the memory.

> © 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.latticesemi.com/legal All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change without notice.



### **11.1.2. Hex File**

The hex file is a text file of hexadecimal characters arranged in a similar row-column arrangement. The number of rows in the file is the same as the number of address locations, with each row indicating the content of the memory location.



### **11.1.3. Addressed Hex**

Addressed hex consists of lines of addresses and data. Each line starts with an address, followed by a colon, and any number of data points. The format of the file is *address: data data data data*, where the address and data are hexadecimal numbers.

A0 : 03 F3 3E 4F

B2 : 3B 9F

In the example above, the first line shows 03 at address A0, F3 at address A1, 3E at address A2, and 4F at address A3. The second line shows 3B at address B2 and 9F at address B3.

There is no limitation on the address or data values. The value range is automatically checked based on the values of addr\_width and data\_width. If there is an error in an address or data value, an error message is printed. It is not necessary to specify data at all address locations. If data is not specified at a certain address, the data at that location is initialized to 0. SCUBA makes memory initialization possible both through the synthesis and simulation flows.

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed a[t www.latticesemi.com/legal.](http://www.latticesemi.com/legal)  All other brand or product names are trademarks or registered trademarks of their respective holders. The specifications and information herein are subject to change w



## **References**

- [Lattice Nexus](https://www.latticesemi.com/Solutions/Solutions/SolutionsDetails02/LatticeNexus) Platform webpage
- Memory Modules [Lattice Radiant Software User Guide](http://www.latticesemi.com/view_document?document_id=52685) (FPGA-IPUG-02033).
- [Lattice Radiant](https://www.latticesemi.com/Products/DesignSoftwareAndIP/FPGAandLDS/Radiant) FPGA design software
- [Lattice Insights](https://www.latticesemi-insights.com/) for Lattice Semiconductor training courses and learning plans

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.l**atticesemi.com/legal**.<br>All other brand or product names are trademarks or registered tr



## **Technical Support Assistance**

Submit a technical support case through [www.latticesemi.com/techsupport.](http://www.latticesemi.com/techsupport) For frequently asked questions, refer to the Lattice Answer Database at https://www.latticesemi.com/Support/AnswerDatabase.

© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.l**atticesemi.com/legal**.<br>All other brand or product names are trademarks or registered tr



# **Revision History**

#### **Revision 1.6, March 2024**



#### **Revision 1.5, July 2022**



#### **Revision 1.4, May 2022**



#### **Revision 1.3, March 2022**



#### **Revision 1.2, June 2021**



#### **Revision 1.1, June 2020**



#### **Revision 1.0, November 2019**



© 2019-2024 Lattice Semiconductor Corp. All Lattice trademarks, registered trademarks, patents, and disclaimers are as listed at www.l**atticesemi.com/legal**.<br>All other brand or product names are trademarks or registered tr



[www.latticesemi.com](http://www.latticesemi.com/)