## **FRONTGRADE DATASHEET** UT54ACS00E

Quadruple 2-Input NAND Gates

4/1/2015 Version #: 1.0.0

Quadruple 2-Input NAND Gates

4/1/2015

#### **Features**

- + 0.6  $\mu m$  CRH CMOS process
  - Latchup immune
- High speed
- Low power consumption
- Wide power supply operating ranges from 3.0V to 5.5V
- Available QML Q or V processes
- 14-lead flatpack
  - UT54ACS00E SMD 5962-96512

#### Description

The UT54ACS00E is a performance and voltage enhanced version of the UT54ACS00 quadruple, two-input NAND gate. The circuit performs the Boolean functions  $Y = \overline{A.B}$  or  $Y = \overline{A} + \overline{B}$  in positive logic.

The device is characterized over full military temperature range of -55°C to +125°C.

### **Function Table**

| Inputs |   | Output |
|--------|---|--------|
| А      | В | Y      |
| н      | н | L      |
| L      | x | н      |
| х      | L | н      |

#### **Pinout**



14-Lead Flatpack Top View Version #: 1.0.0

## **Logic Symbol**



#### Note:

1. Logic symbol in accordance with ANSI/IEEE standard 91-1984 and IEC Publication 617-12.

## Logic Diagram



### **Operational Environment<sup>1</sup>**

| Parameter                  | Limit  | Units                   |
|----------------------------|--------|-------------------------|
| Total Dose                 | 1.0E6  | rads(Si)                |
| SEU Threshold <sup>2</sup> | 108    | MeV-cm <sup>2</sup> /mg |
| SEL Threshold              | 120    | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence            | 1.0E14 | n/cm <sup>2</sup>       |

#### Notes:

- 1. Logic will not latchup during radiation exposure within the limits defined in the table.
- 2. Device storage elements are immune to SEU affects.

4/1/2015

4/1/2015

## Absolute Maximum Ratings<sup>1</sup>

| Symbol                      | Parameter                                                                              | Limit                        | Units |
|-----------------------------|----------------------------------------------------------------------------------------|------------------------------|-------|
| V <sub>DD</sub>             | Supply voltage                                                                         | -0.3 to 7.0                  | v     |
| V <sub>I/O</sub>            | Voltage any pin                                                                        | -0.3 to V <sub>DD</sub> +0.3 | V     |
| T <sub>STG</sub>            | Storage Temperature range                                                              | -65 to +150                  | °C    |
| TJ                          | Maximum junction temperature                                                           | +175                         | °C    |
| T <sub>LS</sub>             | Lead temperature (soldering 5 seconds)                                                 | +300                         | °C    |
| Ο <sub>JC</sub>             | Thermal resistance junction to case                                                    | 15                           | °C/W  |
| l <sub>i</sub>              | DC input current                                                                       | ±10                          | mA    |
| P <sub>D</sub> <sup>2</sup> | Maximum package power dissipation permitted @ $T_{\text{C}}$ = +125 $^{\circ}\text{C}$ | 3.2                          | W     |

#### Notes:

- 1. Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2. Per MIL-STD-883, method 1012.1, Section 3.4.1, PD =  $(T_{J(max)} T_{c(max)}) / \Theta_{JC}$

### **Recommended Operating Conditions**

| Symbol          | Parameter             | Limit                | Units |
|-----------------|-----------------------|----------------------|-------|
| V <sub>DD</sub> | Supply voltage        | 3.0 to 5.5           | V     |
| V <sub>IN</sub> | Input voltage any pin | 0 to V <sub>DD</sub> | V     |
| T <sub>c</sub>  | Temperature range     | -55 to +125          | °C    |

4/1/2015

### Electrical Characteristics for the UT54ACS00E<sup>7</sup>

 $(V_{DD} = 3.0V \text{ to } 5.5V; V_{SS} = 0V^6; -55^{\circ}C < T_C < +125^{\circ}C)$ 

| Symbol              | Description                                 | Condition                                                                                                                          | MIN                    | MAX                | Unit    |  |
|---------------------|---------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------------------------|--------------------|---------|--|
| V <sub>IL</sub>     | Low-level input voltage <sup>1</sup>        | $V_{DD}$ from 3.0V to 5.5V                                                                                                         |                        | 0.3V <sub>DD</sub> | V       |  |
| V <sub>IH</sub>     | High-level input voltage <sup>1</sup>       | V <sub>DD</sub> from 3.0V to 5.5V                                                                                                  | 0.7V <sub>DD</sub>     |                    | V       |  |
| I <sub>IN</sub>     | Input leakage current                       | $V_{IN} = V_{DD} \text{ or } V_{SS}$                                                                                               | -1                     | 1                  | μΑ      |  |
| V <sub>OL1</sub>    | Low-level output voltage <sup>3</sup>       | I <sub>OL</sub> = 100μA                                                                                                            |                        | 0.25               | V       |  |
| V <sub>OH2</sub>    | High-level output voltage <sup>3</sup>      | I <sub>OH</sub> = -100μA                                                                                                           | V <sub>DD</sub> - 0.25 |                    | V       |  |
| I <sub>OS1</sub>    | Short-circuit output current <sup>2,4</sup> | $V_{O} = V_{DD}$ and $V_{SS} V_{DD}$ from 4.5V to 5.5V                                                                             | -200                   | +200               | mA      |  |
| I <sub>OS2</sub>    | Short-circuit output current <sup>2,4</sup> | $V_{O} = V_{DD}$ and $V_{SS} V_{DD}$ from 3.0V to 3.6V                                                                             | -100                   | +100               | mA      |  |
| I <sub>OL1</sub>    | Low level output current <sup>10</sup>      | $V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{OL} = 0.4V$<br>$V_{DD} \text{ from 4.5V to 5.5V}$                                      | +8                     |                    | mA      |  |
| I <sub>OL2</sub>    | Low level output current <sup>10</sup>      | $ \begin{array}{c} V_{IN} = V_{DD} \text{ or } V_{SS} \\ V_{OL} = 0.4V \\ V_{DD} \text{ from } 3.0V \text{ to } 3.6V \end{array} $ |                        |                    | mA      |  |
| I <sub>OH1</sub>    | High level output current <sup>10</sup>     | $V_{IN} = V_{DD} \text{ or } V_{SS}$<br>$V_{OH} = V_{DD} - 0.4V$<br>$V_{DD} \text{ from } 4.5V \text{ to } 5.5V$                   | -8                     |                    | mA      |  |
| I <sub>OH2</sub>    | High level output current <sup>10</sup>     | $V_{IN} = V_{DD} \text{ or } V_{SS}$ $V_{OH} = V_{DD}-0.4V$ $V_{DD} \text{ from 3.0V to 3.6V}$                                     | -6                     |                    | mA      |  |
| P <sub>total1</sub> | Power dissipation <sup>2,8,9</sup>          | $C_L = 50 pF V_{DD} = 4.5 V to 5.5 V$                                                                                              |                        | 1.0                | mW/ MHz |  |
| P <sub>total2</sub> | Power dissipation <sup>2,8,9</sup>          | C <sub>L</sub> = 50pF V <sub>DD</sub> = 3.0V to 3.6V                                                                               |                        | 0.5                | mW/ MHz |  |
| IDDQ                | Quiescent Supply Current                    | V <sub>DD</sub> =5.5V                                                                                                              |                        | 25                 | μΑ      |  |
| C <sub>IN</sub>     | Input capacitance <sup>5</sup>              | pacitance <sup>5</sup> $f = 1$ MHz V <sub>DD</sub> = 5V 15                                                                         |                        | pF                 |         |  |
| Cout                | Output capacitance <sup>5</sup>             | $f = 1 MHz V_{DD} = 0 V$                                                                                                           |                        | 15                 | pF      |  |

- 1. Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions:  $V_{IH} = V_{IH}(min) + 20\%$ , 0%;  $V_{IL} = V_{IL}(max) + 0\%$ , 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to  $V_{IH}(min)$  and  $V_{IL}(max)$ .
- 2. Supplied as a design limit but not guaranteed or tested.
- 3. Per MIL-PRF-38535, for current density ≤5.0E5 amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765pF/ MHz.
- 4. Not more than one output may be shorted at a time for maximum duration of one second.
- 5. Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>ss</sub> at frequency of 1MHz and a signal amplitude of 50mVrms maximum.
- 6. Maximum allowable relative shift equals 50mV.
- For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 method 1019 condition A up to the maximum TID level procured.
- 8. Power dissipation specified per switching output.
- 9. Power does not include power contribution of any TTL output sink current.
- 10. Guaranteed by characterization, but not tested.

4/1/2015

#### AC Electrical Characteristics for the UT54ACS00E<sup>2</sup>

 $(V_{DD} = 3.0V \text{ to } 5.5V; V_{SS} = 0V^1; -55^{\circ}C < Tc < +125^{\circ}C)$ 

| Symbol           | Parameter   | Condition             | VDD          | Minimum | Maximum | Unit |
|------------------|-------------|-----------------------|--------------|---------|---------|------|
|                  |             | C 50=5                | 4.5V to 5.5V | 1       | 6       |      |
| t <sub>PLH</sub> | Input to Yn | C <sub>L</sub> = 50pF | 3.0V to 3.6V | 1       | 8       | ns   |
|                  |             | C 50-5                | 4.5V to 5.5V | 1       | 7       |      |
| t <sub>PHL</sub> | Input to Yn | C∟ = 50pF             | 3.0V to 3.6V | 1       | 9       | ns   |

- 1. Maximum allowable relative shift equals 50mV.
- 2. For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 method 1019 condition A up to the maximum TID level procured.

Version #: 1.0.0

Quadruple 2-Input NAND Gates

4/1/2015

### Packaging



Figure 1. 14 Lead Flatpack

- 1. All exposed metallized areas are gold plated over electroplated nickel per MIL-PRF-38535.
- 2. The lid is electrically connected to  $V_{SS}. \label{eq:VSS}$
- 3. Lead finishes are in accordance with MIL-PRF-38535.
- 4. Dimension symbol is in accordance with MIL-PRF-38533.
- 5. Lead position and coplanarity are not measured.

Version #: 1.0.0

Quadruple 2-Input NAND Gates

4/1/2015





- 1. Lead finish (A, C, or X) must be specified.
- 2. If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3. Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening. For prototype inquiries, contact factory.
- 4. Device type 02 is only offered with a TID tolerance guarantee of 3E5 rads(Si) or 1E6 rads(Si) and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A and section 3.11.2. Device type 03 is only offered with a TID tolerance guarantee of 1E5 rads(Si), 3E5 rads(Si), and 5E5 rads(Si), and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A.

4/1/2015

#### **Revision History**

| Date       | Revision # | Author | Change Description           | Page # |
|------------|------------|--------|------------------------------|--------|
| March 2015 | 1.0.0      |        | Initial Release of Datasheet |        |
|            |            |        |                              |        |
|            |            |        |                              |        |
|            |            |        |                              |        |

### **Datasheet Definitions**

|                       | Definition                                                                                                                                                                                                                                                                                                    |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the <b>datasheet is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | Frontgrade reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                            |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                                   |

**Frontgrade Technologies Proprietary Information** Frontgrade Technologies (Frontgrade or Company) reserves the right to make changes to any products and services described herein at any time without notice. Consult a Frontgrade sales representative to verify that the information contained herein is current before using the product described herein. Frontgrade does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by the Company; nor does the purchase, lease, or use of a product or service convey a license to any patents, rights, copyrights, trademark rights, or any other intellectual property rights of the Company or any third party.