# UT54ACS163/UT54ACTS163

### Features

- Internal look-ahead for fast counting
- Carry output for n-bit cascading
- Synchronous counting
- Synchronously programmable
- 1.2µ CMOS
- Latchup immune
- High speed
- Low power consumption
- Single 5 volt supply
- Available QML Q or V processes
- Flexible package
  - 16-pin DIP
  - 16-lead flatpack
- UT54ACS163 SMD 5962-96554
- UT54ACTS163 SMD 5962-96555

### Description

The UT54ACS163 and the UT54ACTS163 are synchronous presettable 4-bit binary counters that feature internal carry look-ahead logic for high-speed counting designs. Synchronous operation occurs by having all flip-flops clocked simultaneously so that the outputs change coincident with each other when instructed by the count-enable inputs and internal gating. A buffered clock input triggers the four flip-flops on the rising (positive-going) edge of the clock input waveform.

The counters are fully programmable (i.e., they may be preset to any number between 0 and 15). Presetting is synchronous; applying a low level at the load input disables the counter and causes the outputs to agree with the load data after the next clock pulse.

The clear function is synchronous and a low level at the clear input sets all four of the flip-flop outputs low after the next clock pulse. This synchronous clear allows the count length to be modified by decoding the Q outputs for the maximum count desired.

The counters feature a fully independent clock circuit. Changes at control inputs (ENP, ENT, or LOAD) that modify the operating mode have no effect on the contents of the counter until clocking occurs. The function of the counter (whether enabled, disabled, loading, or counting) will be dictated solely by the conditions meeting the stable setup and hold times.

The devices are characterized over the full military temperature range of -55°C to +125°C.



## UT54ACS163/UT54ACTS163

### Pinouts



16-Lead Flatpack Top View



# UT54ACS163/UT54ACTS163

### Logic Symbol



#### Note:

1) Logic symbol in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.

### **Function Table**

| Operating Mode | CLR            | CLK    | ENP                 | ENT                 | LOAD     | DATA A,B,C,D | Qℕ                                                           | RCO    |
|----------------|----------------|--------|---------------------|---------------------|----------|--------------|--------------------------------------------------------------|--------|
| Reset (Clear)  | l              | ↑      | Х                   | Х                   | Х        | Х            | L                                                            | L      |
| Parallel Load  | h³<br>h³       | ↑<br>↑ | X<br>X              | X<br>X              | l<br>l   | l<br>h       | L<br>H                                                       | L<br>1 |
| Count          | h <sup>3</sup> | ↑      | h                   | h                   | h        | Х            | Count                                                        | 1      |
| Inhibit        | h³<br>h³       | X<br>X | l <sup>2</sup><br>X | X<br>l <sup>2</sup> | h³<br>h³ | X<br>X       | $egin{array}{c} Q_{\mathbb{N}} \ Q_{\mathbb{N}} \end{array}$ | 1<br>L |

H = High voltage level h = High voltage level one setup time prior to the low-to-high clock transition

L = Low voltage level *l* = Low voltage level one setup time prior to the low-to-high clock transition

#### Notes:

- 1) The RCO output is high when ENT is high and the counter is at terminal count HHHH.
- 2) The high-to-low transition of ENP or ENT should only occur while CLK is high for conventional operations.
- 3) The low-to-high transition of  $\overline{\text{LOAD}}$  or  $\overline{\text{CLR}}$  should only occur while CLK is high for conventional operations.

**RELEASED 11/10** 



## UT54ACS163/UT54ACTS163

### Logic Diagram





RELEASED 11/10

4-Bit Synchronous Counters

## UT54ACS163/UT54ACTS163

#### **Operational Environment**<sup>1</sup>

| Parameter                  | Limit  | Units                   |
|----------------------------|--------|-------------------------|
| Total Dose                 | 1.0E6  | rads(Si)                |
| SEU Threshold <sup>2</sup> | 80     | MeV-cm <sup>2</sup> /mg |
| SEL Threshold              | 120    | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence            | 1.0E14 | n/cm <sup>2</sup>       |

#### Notes:

- 1) Logic will not latchup during radiation exposure within the limits defined in the table.
- 2) Device storage elements are immune to SEU affects.

### **Absolute Maximum Ratings**

| Symbol           | Parameter                              | Limit                    | Units |
|------------------|----------------------------------------|--------------------------|-------|
| V <sub>DD</sub>  | Supply voltage                         | -0.3 to 7.0              | V     |
| V <sub>I/O</sub> | Voltage any pin                        | 3 to V <sub>DD</sub> +.3 | V     |
| T <sub>STG</sub> | Storage Temperature range              | -65 to +150              | °C    |
| Tj               | Maximum junction temperature           | +175                     | °C    |
| T <sub>LS</sub>  | Lead temperature (soldering 5 seconds) | +300                     | °C    |
| ΟJC              | Thermal resistance junction to case    | 20                       | °C/W  |
| II               | DC input current                       | ±10                      | mA    |
| PD               | Maximum power dissipation              | 1                        | W     |

#### Note:

 Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Recommended Operating Conditions**

| Symbol          | Parameter             | Limit                | Units |
|-----------------|-----------------------|----------------------|-------|
| V <sub>DD</sub> | Supply voltage        | 4.5 to 5.5           | V     |
| V <sub>IN</sub> | Input voltage any pin | 0 to V <sub>DD</sub> | V     |
| Tc              | Temperature range     | -55 to + 125         | °C    |





## UT54ACS163/UT54ACTS163

#### DC Electrical Characteristics <sup>7</sup>

( $V_{DD}$  = 5.0V ±10%;  $V_{SS}$  = 0V <sup>6</sup>, -55°C < T<sub>C</sub> < +125°C); Unless otherwise noted, Tc is per the temperature range ordered.

| Symbol                     | Parameter                                               | Condition                                                                                                                   | MIN                                         | MAX                      | Unit   |
|----------------------------|---------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------|--------|
| V <sub>IL</sub>            | Low-level input voltage <sup>1</sup><br>ACTS<br>ACS     |                                                                                                                             |                                             | 0.8<br>.3V <sub>DD</sub> | v      |
| V <sub>IH</sub>            | High-level input voltage <sup>1</sup><br>ACTS<br>ACS    |                                                                                                                             | .5V <sub>DD</sub><br>.7V <sub>DD</sub>      |                          | v      |
| $\mathrm{I}_{\mathrm{IN}}$ | Input leakage current<br>ACTS/ACS                       | $V_{IN} = V_{DD} \text{ or } V_{SS}$                                                                                        | -1                                          | 1                        | μΑ     |
| V <sub>OL</sub>            | Low-level output voltage <sup>3</sup><br>ACTS<br>ACS    | $I_{OL} = 8.0 \text{mA}$ $I_{OL} = 100 \mu \text{A}$                                                                        |                                             | 0.40<br>0.25             | v      |
| V <sub>OH</sub>            | High-level output voltage <sup>3</sup><br>ACTS<br>ACS   | $I_{OH} = -8.0 \text{mA}$<br>$I_{OH} = -100 \mu \text{A}$                                                                   | .7V <sub>DD</sub><br>V <sub>DD</sub> - 0.25 |                          | v      |
| I <sub>OS</sub>            | Short-circuit output current <sup>2,4</sup><br>ACTS/ACS | $V_{O} = V_{DD}$ and $V_{SS}$                                                                                               | -200                                        | 200                      | mA     |
| I <sub>OL</sub>            | Output current <sup>10</sup><br>(sink)                  |                                                                                                                             | 8                                           |                          | mA     |
| І <sub>ОН</sub>            | Output current <sup>10</sup><br>(source)                |                                                                                                                             | -8                                          |                          | mA     |
| P <sub>total</sub>         | Power dissipation <sup>2, 8, 9</sup>                    | $C_L = 50 pF$                                                                                                               |                                             | 1.9                      | mW/MHz |
| $\mathbf{I}_{DDQ}$         | Quiescent Supply Current                                | V <sub>DD</sub> =5.5V                                                                                                       |                                             | 10                       | μΑ     |
| ΔI <sub>DDQ</sub>          | Quiescent Supply Current Delta<br>ACTS                  | For input under test<br>$V_{IN} = V_{DD} - 2.1$<br>For all other inputs<br>$V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{DD} = 5.5V$ |                                             | 1.6                      | mA     |
| $C_{IN}$                   | Input capacitance <sup>5</sup>                          | f = 1MHz @0V                                                                                                                |                                             | 15                       | pF     |
| C <sub>OUT</sub>           | Output capacitance <sup>5</sup>                         | f = 1MHz @0V                                                                                                                |                                             | 15                       | pF     |

Notes:

- Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions: V<sub>IH</sub> = V<sub>IH</sub>(min) + 20%, 0%; V<sub>IL</sub> = V<sub>IL</sub>(max) + 0%, 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to V<sub>IH</sub>(min) and V<sub>IL</sub>(max).
  Supplied as a design limit but not guaranteed or tested.
- Per MIL-PRF-38535, for current density ≤ 5.0E5 amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765pF/MHz.
- 4) Not more than one output may be shorted at a time for maximum duration of one second.
- 5) Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>SS</sub> at frequency of 1MHz and a signal amplitude of 50mV rms maximum.
  c) Maximum elements in a signal amplitude of 50mV rms maximum.
- 6) Maximum allowable relative shift equals 50mV.
- 7) All specifications valid for radiation dose  $\leq$  1E6 rads(Si).
- 8) Power does not include power contribution of any TTL output sink current.





# UT54ACS163/UT54ACTS163

- 9) Power dissipation specified per switching output.
- 10) This value is guaranteed based on characterization data, but not tested.

### AC Electrical Characteristics<sup>2</sup>

(V<sub>DD</sub> = 5.0V  $\pm$ 10%; V<sub>SS</sub> = 0V <sup>1</sup>; -55°C < T<sub>C</sub> < +125°C); Unless otherwise noted, Tc is per the temperature range ordered.

| Symbol                       | Parameter                                                                                                    | Minimum | Maximum | Unit |
|------------------------------|--------------------------------------------------------------------------------------------------------------|---------|---------|------|
| t <sub>PHL</sub>             | CLK to Qn                                                                                                    | 4       | 24      | ns   |
| t <sub>PLH</sub>             | CLK to Q <sub>n</sub>                                                                                        | 4       | 22      | ns   |
| t <sub>PHL</sub>             | CLK to RCO                                                                                                   | 4       | 22      | ns   |
| t <sub>PLH</sub>             | CLK to RCO                                                                                                   | 4       | 24      | ns   |
| t <sub>PHL</sub>             | ENT to RCO                                                                                                   | 1       | 13      | ns   |
| t <sub>PLH</sub>             | ENT to RCO                                                                                                   | 1       | 14      | ns   |
| f <sub>MAX</sub>             | Maximum clock frequency                                                                                      |         | 77      | MHz  |
| t <sub>su1</sub>             | A, B, C, D<br>Setup time before CLK↑                                                                         | 6       |         | ns   |
| t <sub>su2</sub>             | $\overline{\text{LOAD}}$ , ENP, ENT, $\overline{\text{CLR}}$ low or high<br>Setup time before CLK $\uparrow$ | 6       |         | ns   |
| t <sub>H1</sub> <sup>3</sup> | Data hold time after CLK ↑                                                                                   | 1       |         | ns   |
| t <sub>H2</sub>              | All synchronous inputs hold time after CLK $\uparrow$                                                        | 1       |         | ns   |
| tw                           | Minimum pulse width<br>CLR low<br>CLK high<br>CLK low                                                        | 7       |         | ns   |

#### Notes:

- 1) Maximum allowable relative shift equals 50mV.
- 2) All specifications valid for radiation dose  $\leq$  1E6 rads(Si).
- 3) Based on characterization, hold time ( $t_{H1}$ ) of 0ns can be assumed if data setup time ( $t_{SU1}$ ) is  $\geq$  10ns. This is guaranteed, but not tested.



DATASHEET

4-Bit Synchronous Counters

# UT54ACS163/UT54ACTS163

### Packaging

Side-Brazed Packages





DATASHEET

4-Bit Synchronous Counters

## JT54ACS163/UT54ACTS163

#### **Flatpack Packages**





-03 -04

ONFI ONFI

## UT54ACS163/UT54ACTS163

### UT54ACS163/UT54ACTS163: SMD



#### Notes:

- 1) Lead finish (A,C, or X) must be specified.
- 2) If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3) Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening. For prototype inquiries, contact factory.
- 4) Device type 02 is only offered with a TID tolerance guarantee of 3E5 rads(Si) or 1E6 rads(Si) and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A and section 3.11.2. Device type 03 is only offered with a TID tolerance guarantee of 1E5 rads(Si), 3E5 rads(Si), and 5E5 rads(Si), and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A.



DATASHEET



## UT54ACS163/UT54ACTS163

#### Datasheet Definitions

|                       | DEFINITION                                                                                                                                                                                                                                                                                              |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the datasheet <b>is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                            |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                             |

The following United States (U.S.) Department of Commerce statement shall be applicable if these commodities, technology, or software are exported from the U.S.: These commodities, technology, or software were exported from the United States in accordance with the Export Administration Regulations. Diversion contrary to U.S. law is prohibited.

Cobham Colorado Springs Inc. d/b/a Cobham Advanced Electronic Solutions (CAES) reserves the right to make changes to any products and services described herein at any time without notice. Consult an authorized sales representative to verify that the information in this data sheet is current before using this product. The company does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing; nor does the purchase, lease, or use of a product or service convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of the company or of third parties.

