RELEASED 11/10

# UT54ACS138/UT54ACTS138

#### Features

- 1.2µ CMOS
  - Latchup immune
- High speed
- Low power consumption
- Single 5 volt supply
- Available QML Q or V processes
- Flexible package
  - 16-pin DIP
  - 16-lead flatpack
- UT54ACS138 SMD 5962-96544
- UT54ACTS138 SMD 5962-96545

### Description

The UT54ACS138 and the UT54ACTS138 3-line to 8-line decoders/demultiplexers are designed to be used in high-performance memory-decoding or data-routing applications requiring very short propagation delay times.

The conditions at the binary select inputs and the three enable inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates of inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

The devices are characterized over the full military temperature range of -55°C to +125°C.

### Pinouts







## **Function Table**

| Enable Inputs |     | Select Inputs |   | Output |   |    |           |           |           |           |           |           |           |
|---------------|-----|---------------|---|--------|---|----|-----------|-----------|-----------|-----------|-----------|-----------|-----------|
| G1            | G2A | G2B           | С | В      | A | YO | <b>Y1</b> | <u>Y2</u> | <u>¥3</u> | <u>¥4</u> | <b>Y5</b> | <b>Y6</b> | <b>Y7</b> |
| Х             | Х   | Н             | Х | Х      | Х | Н  | Н         | Н         | Н         | Н         | Н         | Н         | Н         |
| L             | Х   | Х             | Х | Х      | Х | Н  | Н         | Н         | Н         | Н         | Н         | Н         | Н         |
| Х             | Н   | Х             | Х | Х      | Х | Н  | Н         | Н         | Н         | Н         | Н         | Н         | Н         |
| Н             | L   | L             | L | L      | L | L  | Н         | Н         | Н         | Н         | Н         | Н         | Н         |
| Н             | L   | L             | L | L      | Н | Н  | L         | Н         | Н         | Н         | Н         | Н         | Н         |
| Н             | L   | L             | L | Н      | L | Н  | Н         | L         | Н         | Н         | Н         | Н         | Н         |
| Н             | L   | L             | L | Н      | Н | Н  | Н         | Н         | L         | Н         | Н         | Н         | Н         |
| Н             | L   | L             | Н | L      | L | Н  | Н         | Н         | Н         | L         | Н         | Н         | Н         |
| Н             | L   | L             | Н | L      | Н | Н  | Н         | Н         | Н         | Н         | L         | Н         | Н         |
| Н             | L   | L             | Н | Н      | L | Н  | Н         | Н         | Н         | Н         | Н         | L         | Н         |
| Н             | L   | L             | Н | Н      | Н | Н  | Н         | Н         | Н         | Н         | Н         | Н         | L         |



### Logic Symbol





#### Note:

1) Logic symbol in accordance with ANSI/IEEE standard 91-1984 and IEC Publication 617-12.



## Logic Diagram



### **Operational Environment<sup>1</sup>**

| Parameter                  | Limit  | Units                   |
|----------------------------|--------|-------------------------|
| Total Dose                 | 1.0E6  | rads(Si)                |
| SEU Threshold <sup>2</sup> | 80     | MeV-cm <sup>2</sup> /mg |
| SEL Threshold              | 120    | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence            | 1.0E14 | n/cm <sup>2</sup>       |

Notes:

- 1) Logic will not latchup during radiation exposure within the limits defined in the table.
- 2) Device storage elements are immune to SEU affects.

#### **Absolute Maximum Ratings**

| Symbol           | Parameter                              | Limit                    | Units |
|------------------|----------------------------------------|--------------------------|-------|
| V <sub>DD</sub>  | Supply voltage                         | -0.3 to 7.0              | V     |
| V <sub>I/O</sub> | Voltage any pin                        | 3 to V <sub>DD</sub> +.3 | V     |
| T <sub>STG</sub> | Storage Temperature range              | -65 to +150              | °C    |
| Tj               | Maximum junction temperature           | +175                     | °C    |
| T <sub>LS</sub>  | Lead temperature (soldering 5 seconds) | +300                     | °C    |
| Θις              | Thermal resistance junction to case    | 20                       | °C/W  |
| II               | DC input current                       | ±10                      | mA    |
| PD               | Maximum power dissipation              | 1                        | W     |

#### Note:

1) Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, functional operation of the device at these or any other conditions beyond limits indicated in the operational sections is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Recommended Operating Conditions**

| Symbol          | Parameter             | Limit                | Units |
|-----------------|-----------------------|----------------------|-------|
| V <sub>DD</sub> | Supply voltage        | 4.5 to 5.5           | V     |
| V <sub>IN</sub> | Input voltage any pin | 0 to V <sub>DD</sub> | V     |
| T <sub>C</sub>  | Temperature range     | -55 to + 125         | °C    |



**RELEASED 11/10** 

# UT54ACS138/UT54ACTS138

### DC Electrical Characteristics <sup>7</sup>

( $V_{DD}$  = 5.0V ±10%;  $V_{SS}$  = 0V <sup>6</sup>; -55°C < T<sub>C</sub> < +125°C); Unless otherwise noted, T<sub>C</sub> is per the temperature range ordered.

| Symbol             | Parameter                                                | Condition                                                                                                                    | MIN                                         | MAX                      | Unit       |
|--------------------|----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|--------------------------|------------|
| V <sub>IL</sub>    | Low-level input voltage <sup>1</sup><br>ACTS<br>ACS      |                                                                                                                              |                                             | 0.8<br>.3V <sub>DD</sub> | V          |
| V <sub>IH</sub>    | High-level input voltage <sup>1</sup><br>ACTS<br>ACS     |                                                                                                                              | .5V <sub>DD</sub><br>.7V <sub>DD</sub>      |                          | V          |
| I <sub>IN</sub>    | Input leakage current<br>ACTS/ACS                        | $V_{IN} = V_{DD} \text{ or } V_{SS}$                                                                                         | -1                                          | 1                        | μA         |
| V <sub>OL</sub>    | Low-level output voltage <sup>3</sup><br>ACTS<br>ACS     | $I_{OL} = 8.0 \text{mA}$ $I_{OL} = 100 \mu \text{A}$                                                                         |                                             | 0.40<br>0.25             | V          |
| V <sub>он</sub>    | High-level output voltage <sup>3</sup><br>ACTS<br>ACS    | $I_{OH} = -8.0mA$<br>$I_{OH} = -100\mu A$                                                                                    | .7V <sub>DD</sub><br>V <sub>DD</sub> - 0.25 |                          | V          |
| I <sub>OS</sub>    | Short-circuit output current <sup>2, 4</sup><br>ACTS/ACS | $V_{O} = V_{DD}$ and $V_{SS}$                                                                                                | -200                                        | 200                      | mA         |
| I <sub>OL</sub>    | Output current <sup>10</sup><br>(sink)                   |                                                                                                                              | 8                                           |                          | mA         |
| Іон                | Output current <sup>10</sup><br>(source)                 |                                                                                                                              | -8                                          |                          | mA         |
| P <sub>total</sub> | Power dissipation <sup>2, 8, 9</sup>                     | $C_L = 50 pF$                                                                                                                |                                             | 1.9                      | mW/<br>MHz |
| I <sub>DDQ</sub>   | Quiescent Supply Current                                 | V <sub>DD</sub> = 5.5V                                                                                                       |                                             | 10                       | μA         |
| $\Delta I_{DDQ}$   | Quiescent Supply Current Delta<br>ACTS                   | For input under test<br>$V_{IN} = V_{DD} - 2.1V$<br>For all other inputs<br>$V_{IN} = V_{DD}$ or $V_{SS}$<br>$V_{DD} = 5.5V$ |                                             | 1.6                      | mA         |
| CIN                | Input capacitance 5                                      | f = 1MHz @ 0V                                                                                                                |                                             | 15                       | pF         |
| C <sub>OUT</sub>   | Output capacitance <sup>5</sup>                          | f = 1MHz @ 0V                                                                                                                |                                             | 15                       | pF         |

Notes:

- 1) Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions:  $V_{IH} = V_{IH}(min) + 20\%$ , 0%;  $V_{IL} = V_{IL}(max) + 0\%$ , -50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to  $V_{IH}(min)$  and  $V_{IL}(max)$ .
- 2) Supplied as a design limit but not guaranteed or tested.
- Per MIL-PRF-38535, for current density ≤ 5.0E5 amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765 pF/MHz.
- 4) Not more than one output may be shorted at a time for maximum duration of one second.
- 5) Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and  $V_{SS}$  at frequency of 1MHz and a signal amplitude of 50mV rms



3-Line to 8-Line Decoders/Demultiplexers

# UT54ACS138/UT54ACTS138

#### maximum.

- 6) Maximum allowable relative shift equals 50mV.
- 7) All specifications valid for radiation dose  $\leq$  1E6 rads(Si).
- 8) Power does not include power contribution of any TTL output sink current.
- 9) Power dissipation specified per switching output.
- 10) This value is guaranteed based on characterization data, but not tested.

### AC Electrical Characteristics<sup>2</sup>

( $V_{DD}$  = 5.0V ±10%;  $V_{SS}$  = 0V <sup>1</sup>, -55°C < T<sub>C</sub> < +125°C); Unless otherwise noted, T<sub>C</sub> is per the temperature range ordered.

| Symbol           | Parameter                  | Minimum | Maximum | Unit |
|------------------|----------------------------|---------|---------|------|
| t <sub>PHL</sub> | Binary Select to output Yn | 2       | 15      | ns   |
| t <sub>PLH</sub> | Binary Select to output Yn | 2       | 15      | ns   |
| t <sub>PHL</sub> | Enable to output Yn        | 2       | 17      | ns   |
| t <sub>PLH</sub> | Enable to output Yn        | 2       | 14      | ns   |

#### Notes:

- 1) Maximum allowable relative shift equals 50mV.
- 2) All specifications valid for radiation dose  $\leq$  1E6 rads(Si).



**RELEASED 11/10** 

## UT54ACS138/UT54ACTS138

## Packaging

#### Side-Brazed Packages





## Flatpack Packages



CRES PIONEERING ADVANCED ELECTRONICS -05 -05 -05 -03 -05 3-Line to 8-Line Decoders/Demultiplexers

# UT54ACS138/UT54ACTS138

### UT54ACS138/UT54ACTS138: SMD



#### Notes:

- 1) Lead finish (A,C, or X) must be specified.
- If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3) Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening. For prototype inquiries, contact factory.
- 4) Device type 02 is only offered with a TID tolerance guarantee of 3E5 rads(Si) or 1E6 rads(Si) and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A and section 3.11.2. Device type 03 is only offered with a TID tolerance guarantee of 1E5 rads(Si), 3E5 rads(Si), and 5E5 rads(Si), and is tested in accordance with MIL-STD-883 Test Method 1019 Condition A.



### Datasheet Definitions

|                       | DEFINITION                                                                                                                                                                                                                                                                                              |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the datasheet <b>is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                            |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                             |

The following United States (U.S.) Department of Commerce statement shall be applicable if these commodities, technology, or software are exported from the U.S.: These commodities, technology, or software were exported from the United States in accordance with the Export Administration Regulations. Diversion contrary to U.S. law is prohibited.

Cobham Colorado Springs Inc. d/b/a Cobham Advanced Electronic Solutions (CAES) reserves the right to make changes to any products and services described herein at any time without notice. Consult an authorized sales representative to verify that the information in this data sheet is current before using this product. The company does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing; nor does the purchase, lease, or use of a product or service convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of the company or of third parties.

