## UT54LVDS032

#### **Features**

- >155.5 Mbps (77.7 MHz) switching rates
- ±340mV nominal differential signaling
- 5 V power supply
- TTL compatible inputs
- Ultra low power CMOS technology
- 8.0ns maximum, propagation delay
- 3.0ns maximum, differential skew
- Operational environment: total dose irradiation testing to MIL- STD-883 Method 1019
  - Total-dose: 300 krad(Si) and 1Mrad(Si)
  - Latchup immune (LET ≤100 MeV-cm<sup>2</sup>/mg)
- Packaging options:
  - 16-lead flatpack (0.7 grams)
- Standard Microcircuit Drawing 5962-95834
  - QML Q and V compliant part
- Compatible with IEEE 1596.3SCI LVDS
- Compatible with ANSI/TIA/EIA 644-1996 LVDS Standard

#### Introduction

The UT54LVDS032 Quad Receiver is a quad CMOS differential line receiver designed for applications requiring ultra low power dissipation and high data rates. The device is designed to support data rates in excess of 155.5 Mbps (77.7 MHz) utilizing Low Voltage Differential Signaling (LVDS) technology.

The UT54LVDS032 accepts low voltage (340mV) differential input signals and translates them to 5V TTL output levels. The receiver supports a three-state function that may be used to multiplex outputs. The receiver also supports OPEN, shorted and terminated (100 $\Omega$ ) input fail-safe. Receiver output will be HIGH for all fail-safe conditions.

The UT54LVDS032 and companion quad line driver UT54LVDS031 provide new alternatives to high power pseudo-ECL devices for high speed point-to-point interface applications.



# UT54LVDS032



Figure 1. UT54LVDS032 Quad Receiver Block Diagram



Figure 2. UT54LVDS032 Pinout

## **Truth Table**

| Enables                                 |    | Input                                   | Output           |
|-----------------------------------------|----|-----------------------------------------|------------------|
| EN                                      | EN | R <sub>IN+</sub> - R <sub>IN</sub> -    | R <sub>OUT</sub> |
| L                                       | Н  | Х                                       | Z                |
|                                         |    | $V_{ID} \ge 0.1V$                       | Н                |
| All other combinations of ENABLE inputs |    | V <sub>ID</sub> ≤ -0.1V                 | L                |
|                                         |    | Full Fail-safe OPEN/SHORT or Terminated | Н                |



# UT54LVDS032

## **PIN Description**

| PIN No.      | Name              | Description                                               |
|--------------|-------------------|-----------------------------------------------------------|
| 2, 6, 10, 14 | R <sub>IN+</sub>  | Non-inverting receiver input pin                          |
| 1, 7, 9, 15  | R <sub>IN</sub> - | Inverting receiver input pin                              |
| 3, 5, 11, 13 | R <sub>OUT</sub>  | Receiver output pin                                       |
| 4            | EN                | Active high enable pin, OR-ed with $\overline{\text{EN}}$ |
| 12           | EN                | Active low enable pin, OR-ed with EN                      |
| 16           | $V_{DD}$          | Power supply pin, $+5V \pm 10\%$                          |
| 8            | $V_{SS}$          | Ground pin                                                |

## **Applications Information**

The UT54LVDS032 receiver's intended use is primarily in an uncomplicated point-to-point configuration as is shown in Figure 3. This configuration provides a clean signaling environment for quick edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically, the characteristic impedance of the media is in the range of  $100\Omega$ . A termination resistor of  $100\Omega$  should be selected to match the media and is located as close to the receiver input pins as possible. The termination resistor converts the current sourced by the driver into voltages that are detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities, as well as ground shifting, noise margin limits, and total termination loading must be taken into account.



Figure 3: Point-To-Point Application

The UT54LVDS032 differential line receiver is capable of detecting signals as low as 100mV, over a  $\pm 1$ V commonmode range centered around  $\pm 1.2$ V. This is related to the driver offset voltage which is typically  $\pm 1.2$ V. The driven signal is centered around this voltage and may shift  $\pm 1$ V around this center point. The  $\pm 1$ V shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise or a combination of the two. Both receiver input pins should honor their specified operating input voltage range of 0V to  $\pm 2.4$ V (measured from each pin to ground).

#### **Receiver Fail-Safe**

The UT54LVDS032 receiver is a high gain, high speed device that amplifies a small differential signal (20mV) to TTL logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.



# UT54LVDS032

The receiver's internal fail-safe circuitry is designed to source/sink a small amount of current, providing fail-safe protection (a stable known state of HIGH output voltage) for floating, terminated or shorted receiver inputs.

- 1) **Open Input Pins**. The UT54LVDS032 is a quad receiver device, and if an application requires only 1, 2 or 3 receivers, the unused channel(s) inputs should be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pull up and pull-down resistors to set the output to a HIGH state. This internal circuitry will guarantee a HIGH, stable output state for open inputs.
- 2) **Terminated Input.** If the driver is disconnected (cable unplugged), or if the driver is in a three-state condition, the receiver output will again be in a HIGH state, even with the end of cable  $100\Omega$  termination resistor across the input pins. The unplugged cable can become a floating antenna which can pick up noise. If the cable picks up more than 10mV of differential noise, the receiver may see the noise as a valid signal and switch. To insure that any noise is seen as common-mode and not differential, a balanced interconnects should be used. Twisted pair cable offers better balance than flat ribbon cable.
- 3) **Shorted Inputs.** If a fault condition occurs that shorts the receiver inputs together, thus resulting in a 0V differential input voltage, the receiver output remains in a HIGH state. Shorted input fail-safe is not supported across the common-mode range of the device (V<sub>SS</sub> to 2.4V). It is only supported with inputs shorted and no external common-mode voltage applied

## **Operational Environment**

| Parameter                    | Limit  | Units                   |
|------------------------------|--------|-------------------------|
| Total Ionizing Dose (TID)    | 1.0E6  | rad(Si)                 |
| Single Event Latchup (SEL)   | ≤100   | MeV-cm <sup>2</sup> /mg |
| Neutron Fluence <sup>1</sup> | 1.0E13 | n/cm²                   |

#### Note:

1) Guaranteed but not tested.

## **Absolute Maximum Ratings<sup>1</sup>**

(Referenced to V<sub>SS</sub>)

| Symbol                          | Parameter                                                         | Limits                      |
|---------------------------------|-------------------------------------------------------------------|-----------------------------|
| $V_{DD}$                        | DC supply voltage                                                 | -0.3 to 6.0V                |
| $V_{\rm I/O}$                   | Voltage on any pin                                                | $-0.3$ to $(V_{DD} + 0.3V)$ |
| ESD <sub>HBM</sub>              | HBM ESD Rating                                                    | 900V                        |
| T <sub>STG</sub>                | T <sub>STG</sub> Storage temperature                              |                             |
| $P_{D}$                         | P <sub>D</sub> Maximum power dissipation                          |                             |
| T <sub>J</sub>                  | T <sub>J</sub> Maximum junction temperature <sup>2</sup>          |                             |
| Θзс                             | Θ <sub>JC</sub> Thermal resistance, junction-to-case <sup>3</sup> |                             |
| I <sub>I</sub> DC input current |                                                                   | ±10mA                       |

#### Notes:

- Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating
  only, and functional operation of the device at these or any other condition beyond limits indicated in the operational
  sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods
  may affect device reliability and performance.
- 2) Maximum junction temperature may be increased to +175°C during burn-in and steady-static life.
- 3) Test per MIL-STD-883, Method 1012.



## **Recommended Operating Conditions**

| Symbol                                                                           | Parameter               | Limits                                       |
|----------------------------------------------------------------------------------|-------------------------|----------------------------------------------|
| $V_{DD}$                                                                         | Positive supply voltage | 4.5 to 5.5V                                  |
| T <sub>C</sub>                                                                   | Case temperature range  | -55 to +125°C                                |
| V <sub>IN</sub> DC input voltage, receiver inputs DC input voltage, logic inputs |                         | $2.4V$ 0 to $V_{DD}$ for EN, $\overline{EN}$ |

## DC Electrical Characteristics \*1

 $(V_{DD} = 5.0V \pm 10\%; -55$ °C  $< T_C < +125$ °C); Unless otherwise noted, Tc is per the temperature range ordered

| Symbol                        | Parameter                                | Condition                                                                                       | MIN        | MAX        | Unit |
|-------------------------------|------------------------------------------|-------------------------------------------------------------------------------------------------|------------|------------|------|
| V <sub>IH</sub>               | High-level input voltage                 | (TTL)                                                                                           | 2.0        |            | ٧    |
| $V_{\mathrm{IL}}$             | Low-level input voltage                  | (TTL)                                                                                           |            | 0.8        | ٧    |
| V <sub>OL</sub>               | Low-level output voltage                 | $I_{OL} = 2mA, V_{DD} = 4.5V$                                                                   |            | 0.3        | ٧    |
| V <sub>OH</sub>               | High-level output voltage                | $I_{OH} = -0.4$ mA, $V_{DD} = 4.5$ V                                                            | 4.0        |            | ٧    |
| I <sub>IN</sub>               | Logic input leakage current              | Inputs, $V_{IN} = 0$ and 2.4V, $V_{CC} = 5.5$<br>Enables = EN/EN= 0 and 5.5V,<br>$V_{CC} = 5.5$ | -10<br>-10 | +10<br>+10 | μА   |
| V <sub>TH</sub> <sup>3</sup>  | Differential Input High Threshold        | $V_{CM} = +1.2V$                                                                                |            | +100       | mV   |
| V <sub>TL</sub> <sup>3</sup>  | Differential Input Low Threshold         | $V_{CM} = +1.2V$                                                                                | -100       |            | mV   |
| $I_{\rm I}$                   | Receiver input Current                   | $V_{IN} = 2.4V$                                                                                 | -10        | +10        | μА   |
| $I_{OZ}^4$                    | Output Three-State Current               | Disabled, $V_{OUT} = 0 \text{ V or } V_{DD}$                                                    | -10        | +10        | μΑ   |
| V <sub>CL</sub>               | Input clamp voltage                      | $I_{CL} = +/-18\text{mA}$                                                                       | -1.5       | 1.5        | V    |
| $I_{OS}^3$                    | Output Short Circuit Current             | Enabled, V <sub>OUT</sub> = 0 V <sup>2</sup>                                                    | -15        | -130       | mA   |
| I <sub>CC</sub> <sup>4</sup>  | Loaded supply current receivers enabled  | EN, EN= V <sub>DD</sub> or V <sub>SS</sub><br>Inputs Open                                       |            | 11         | mA   |
| I <sub>CCZ</sub> <sup>4</sup> | Loaded supply current receivers disabled | $EN = V_{SS}$ , $\overline{EN} = V_{DD}$<br>Inputs Open                                         |            | 11         | mA   |

#### Notes

- 1) Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground.
- 2) Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted at a time, do not exceed maximum junction temperature specification.
- 3) Guaranteed by characterization.
- 4) Device tested at  $V_{CC} = 5.5V$  only.



<sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.

## AC Switching Characteristics \*1, 2, 3, 4

 $(V_{DD} = +5.0V \pm 10\%; T_C = -55$ °C to +125°C); Unless otherwise noted, Tc is per the temperature range ordered

| Symbol                        | Parameter                                                                    | MIN | MAX | Unit |
|-------------------------------|------------------------------------------------------------------------------|-----|-----|------|
| t <sub>PHLD</sub>             | Differential Propagation Delay High to Low (figures 4 and 5)                 | 1.0 | 8.0 | ns   |
| t <sub>PLHD</sub>             | Differential Propagation Delay Low to High (figures 4 and 5)                 | 1.0 | 8.0 | ns   |
| t <sub>SKD</sub>              | Differential Skew (t <sub>PHLD</sub> - t <sub>PLHD</sub> ) (figures 4 and 5) | 0   | 3.0 | ns   |
| t <sub>SK1</sub> <sup>4</sup> | Channel-to-Channel Skew <sup>1</sup> (figures 4 and 5)                       | 0   | 3.0 | ns   |
| t <sub>SK2</sub> <sup>4</sup> | Chip-to-Chip Skew <sup>5</sup> (figures 4 and 5)                             |     | 7.0 | ns   |
| t <sub>TLH</sub> 4            | Rise Time (figures 4 and 5)                                                  |     | 2.0 | ns   |
| t <sub>THL</sub> <sup>4</sup> | Fall Time (figures 4 and 5)                                                  |     | 2.0 | ns   |
| t <sub>PHZ</sub> <sup>4</sup> | Disable Time High to Z (figures 6 and 7)                                     |     | 20  | ns   |
| t <sub>PLZ</sub> <sup>4</sup> | Disable Time Low to Z (figures 6 and 7)                                      |     | 20  | ns   |
| t <sub>PZH</sub> <sup>4</sup> | Enable Time Z to High (figures 6 and 7)                                      |     | 20  | ns   |
| t <sub>PZL</sub> <sup>4</sup> | Enable Time Z to Low (figures 6 and 7)                                       |     | 20  | ns   |

#### Notes:

- 1) Channel-to-Channel Skew is defined as the difference between the propagation delay of the channel and the other channels in the same chip with an event on the inputs.
- 2) Generator waveform for all tests unless otherwise specified: f = 1 MHz,  $Z_0 = 50\Omega$ ,  $t_r$  and  $t_f$  (0% 100%)  $\leq$  1ns for  $R_{IN}$  and  $t_r$  and  $t_f \leq 6$ ns for EN or  $\overline{EN}$ .
- 3) C<sub>L</sub> includes probe and jig capacitance.
- 4) Guaranteed by characterization.
- 5) Chip to Chip Skew is defined as the difference between the minimum and maximum specified differential propagation delays.



<sup>\*</sup> For devices procured with a total ionizing dose tolerance guarantee, the post-irradiation performance is guaranteed at 25°C per MIL-STD-883 Method 1019, Condition A up to the maximum TID level procured.



Figure 4. Receiver Propagation Delay and Transition Time Test Circuit or Equivalent Circuit



Figure 5. Receiver Propagation Delay and Transition Time Waveforms





Figure 6. Receiver Three-State Delay Test Circuit or Equivalent Circuit



Figure 7. Receiver Three-State Delay Waveform

# UT54LVDS032

## **Packaging**



M PLACES O.0015 MAX KOVAR BASE O.0015 MAX MATERIAL

C1 0.005 +/- 0.001

b1 0.017 +/- 0.002

Figure 8: 16-pin Ceramic Flatpack



## UT54LVDS032

#### Notes:

- 1) All exposed metalized areas must be gold plated over electrically plated nickel per MIL-PRF-38535.
- 2) The Lid is electrically connected to VSS.
- 3) Lead finishes are in accordance to MIL-PRF-38535.
- 4) Dimensions symbology is in accordance with MIL-STD-1835.
- 5) Lead position and coplanarity are not measured.

## **Ordering Information**

### **UT54LVDS032 Quad Receiver:**



#### Notes:

- 1) Lead finish (A, C, or X) must be specified.
- 2) If an "X" is specified when ordering, then the part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3) Prototype flow per CAES Colorado Springs Manufacturing Flows Document. Tested at 25°C only. Lead finish is GOLD ONLY. Radiation neither tested nor guaranteed.
- 4) HiRel Temperature Range flow per CAES Colorado Springs Manufacturing Flows Document. Devices are tested at -55°C, room temp, and 125°C. Radiation neither tested nor guaranteed.



## UT54LVDS032

### **UT54LVDS032 Quad Receiver: SMD**



#### Notes:

- 1) Lead finish (A, C, or X) must be specified.
- 2) If an "X" is specified when ordering, part marking will match the lead finish and will be either "A" (solder) or "C" (gold).
- 3) Total dose radiation must be specified when ordering. QML Q and QML V not available without radiation hardening.

## **Data Sheet Revision History**

| Rev   | Revision Date | Description of Change                                                               | Author |
|-------|---------------|-------------------------------------------------------------------------------------|--------|
| 1.0.0 | 9-12          | Last official release                                                               | MM     |
| 1.0.1 | 9-17-15       | Page 1, added package weight. Applied new CAES Data Sheet template to the document. | MM     |
| 1.0.2 | 8-16-21       | Added HBM ESD Rating: AMR Table, p.4                                                | BM     |
| 1.0.3 | 9-22-21       | SEL Limit sign, p.1, 4                                                              | BM     |



## UT54LVDS032

### **Datasheet Definitions**

|                       | DEFINITION                                                                                                                                                                                                                                                                                              |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the datasheet <b>is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                            |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                             |

The following United States (U.S.) Department of Commerce statement shall be applicable if these commodities, technology, or software are exported from the U.S.: These commodities, technology, or software were exported from the United States in accordance with the Export Administration Regulations. Diversion contrary to U.S. law is prohibited.

Cobham Colorado Springs Inc. d/b/a Cobham Advanced Electronic Solutions (CAES) reserves the right to make changes to any products and services described herein at any time without notice. Consult an authorized sales representative to verify that the information in this data sheet is current before using this product. The company does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing; nor does the purchase, lease, or use of a product or service convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of the company or of third parties.

