# UT0.25µHBD

#### Features

- Up to 3,000,000 usable NAND2 equivalent gates using standard cell architecture
- Toggle rates up to 1.2 GHz
- Advanced 0.25µ bulk silicon gate CMOS processed in a commercial fab
- Operating voltage of 100% 3.3V or 3.3V I/O and 2.5V core
- Input buffers are 5-volt tolerant
- Multiple product assurance levels available, QML V and Q, military, industrial
- Radiation hardened from 100 krad(Si) to 1 Mrad total dose available using CAES RadHard techniques
- SEU-immune to less than 1.0E-10 errors/bits-day available using special library cells
- Robust CAES Design Library of cells and macros
- Support for Verilog and VHDL design languages on Linux workstations
- Cell models validated in Mentor Graphics® and Synopsys™ design environments
- Full complement of industry standard IP cores
- Various RAM configurations available
- Supports cold sparing for power down applications
- Power dissipation of 0.04  $\mu$ W/MHz/gate at V\_{DDCORE} 2.5V and 20% duty cycle and 0.06  $\mu$ W/MHz/gate at V\_{DDCORE} 3.3V and 20% duty cycle
- External chip capacitor attachment option available to space quality levels (for improved SSO response)

#### **Product Description**

CAES high-performance UT0.25µ Hardened-by-Design ASIC standard cell family features densities up to 3,000,000 NAND2 equivalent gates and is available in multiple quality assurance levels such as MIL-PRF-38535, QML V and Q, military, industrial grades, and non-RadHard versions.

For those designs requiring stringent radiation hardness, CAES 0.25µ process employs a special technique that enhances the total dose radiation hardness from 100 krad(Si) to 1 Mrad while maintaining circuit density and reliability. In addition, for greater transient radiation hardness and latch-up immunity, the deep sub-micron process is built on epitaxial wafers.

Developed from CAES patented architectures, the 0.25 ASIC family uses a highly efficient standard cell architecture for internal cell instantiation. Combined with state-of-the-art, timing driven placement and routing tools, the area utilization and signal routing of transistors is maximized using five levels of metal interconnect.

The UT0.25µ HBD ASIC family is supported by an extensive cell library that includes SSI, MSI, and 54XX equivalent functions, as well as PLL, RAM, and cores. CAES core library includes the following functions:

- Intel 80C31® equivalent
- Intel 80C196® equivalent
- MIL-STD-1553 functions (BRCTM, RTI, RTMP)
- MIL-STD-1750 microprocessor
- RISC microcontroller
- Select RAM configurations (with optional MBIST and EDAC)
- Phase Locked Loop (PLL)
- CAES

We offer CAES LEON3 and RTL based IP.



# UT0.25µHBD

### Table 1. Gate Densities

| Die Size (Mils estimate) | Equivalent Usable Gates <sup>1</sup> | Signal I/O <sup>2</sup> | Power &<br>Ground PADS |
|--------------------------|--------------------------------------|-------------------------|------------------------|
| 245                      | 276,890                              | 160                     | 48                     |
| 313                      | 501,760                              | 216                     | 64                     |
| 374                      | 757,350                              | 265                     | 79                     |
| 426                      | 1,024,000                            | 308                     | 92                     |
| 510                      | 1,524,122                            | 376                     | 112                    |
| 578                      | 2,007,040                            | 431                     | 129                    |
| 642                      | 2,524,058                            | 484                     | 144                    |
| 699                      | 3,029,402                            | 530                     | 158                    |

#### Notes:

1) Based on NAND2 equivalents plus 20% routing overhead. Actual usable gate count is design-dependent.

#### Low-noise Device and Package Solutions

Separate on-chip power and ground buses are provided for internal cells and output drivers which further isolate internal design circuitry from switching noise.

In addition, CAES offers advanced low-noise package technology with multi-layer, co-fired ceramic construction featuring builtin isolated power and ground planes (see Table 2). These planes provide lower overall resistance/inductance through power and ground paths which minimize voltage drops during periods of heavy switching. These isolated planes also help sustain supply voltage during dose rate events, thus preventing rail span collapse.

Flatpacks are available with up to 352 leads; PGAs are available with up to 299 pins and LGAs/CCGAs to 624 pins. CAES flatpacks feature a non-conductive tie bar that helps maintain lead integrity through test and handling operations. In addition to the packages listed in Table 2, CAES offers custom package development and package tooling modification services for individual requirements.

#### Table 2. Packages

| Туре             | Package                                        |  |
|------------------|------------------------------------------------|--|
| Flatpack         | 68, 84, 132, 172, 196, 208, 240, 256, 304, 352 |  |
| PGA              | 299                                            |  |
| LGA <sup>4</sup> | 472, 624                                       |  |

Notes:

- 1) Contact CAES for specific package drawings.
- 2) External chip capacitor attachment option available to space quality levels (for improved SSO response).
- 3) CAES supports all JEDEC outline package designs. Listed packages are tooled.
- 4) LGA package formats can be provided with Solder Columns.



# UT0.25µHBD

### **Extensive Cell Library**

The UT0.25µHBD standard cell family is supported by an extensive cell library that includes SSI, MSI, and 54XXequivalent functions, as well as RAM and other library functions. User-selectable options for cell configurations include scan and radiation hardness (SEU) levels for all register elements, as well as output drive strength. Phase-Locked Loop (PLL) macro cells are derived from the CAES Standard Products UT7R995 RadClock<sup>™</sup>. They are available in three frequency ranges - 24MHz to 50MHz, 48MHz to 100MHz, and 96MHz to 200MHz. All PLLs support a powerdown mode and phase lock indicator.

Refer to CAES UT0.25 $\mu$ HBD Design Manual for complete cell listing and details.

### **I/O Buffers**

The UT0.25µHBD gate array family offers up to 530 signal I/O locations (note: device signal I/O availability is affected by package selection and pinout). The I/O cells can be configured by the user to serve as input, output, bidirectional, three-state, or additional power and ground pads. Output drive options range from 4 to 24mA. To drive larger off-chip loads, output drivers may be combined in parallel to provide additional drive up to 48mA.

Other I/O buffer features and options include:

- Pull-up and pull-down resistors
- Schmitt trigger
- LVDS
- PCI
- SSTL
- CML
- Cold Sparing

LVDS transmitter (Tx) and receiver (Rx) buffers are based on the CAES Standard Products UT54LVDS031LV LVDS driver and UT54LVDS032LV receiver products. They provide the same >400Mbps (200MHz) switching rates, 340mV nominal differential signaling levels, cold-sparing, transmitter enable, and receiver fail-safe circuitry. Each supports a power-down mode, putting the I/O buffers into their lowest power state. A unique CAES reference circuit improves performance matching between multiple Tx buffers and multiple Rx buffers.

The PCI I/O buffer is usable as an input, output or bidirect and is compliant to the PCI 2.2 specification.

CAES ASIC SSTL bidirect, tristate, and input buffers are based on the JESD8-15A standard for Stub Series Terminated Logic for 1.8V (SSTL\_18) Class-1 and -2. They provide switching rates >200Mbps (100MHz) and all support a power-down mode.

### JTAG Boundary-Scan

The UT0.25 $\mu$  HBD arrays provide for a test access port and boundary-scan that conforms to the IEEE Standard 1149.1 (JTAG). Some of the benefits of this capability are:

- Easy test of complex assembled printed circuit boards
- Gain access to and control of internal scan paths
- Initiation of Built-In Self Test



# UT0.25µHBD

### **Clock Driver Distribution**

CAES design tools provide methods for balanced clock distribution that maximize drive capability and minimize relative clock skew between clocked devices.

### **Speed and Performance**

CAES specializes in high-performance circuits designed to operate in harsh military and radiation environments. Table 3 presents a sampling of typical cell delays.

Note that the propagation delay for a CMOS device is a function of its fanout loading, input slew, supply voltage, operating temperature, and processing radiation tolerance. In a radiation environment, additional performance variances must be considered.

The UT0.25µHBD array family simulation models account for all of these effects to accurately determine circuit performance for its particular set of use conditions.

#### **Power Dissipation**

Each internal gate or I/O driver has an average power consumption based on its switching frequency and capacitive loading. Radiation-tolerant processes exhibit power dissipation that is typical of CMOS processes. For a rigorous power estimating methodology, refer to the CAES UT0.25µHBD Design Manual or consult with a CAES Applications Engineer.

### **Typical Power Dissipation**

| 0.04µW/Gate-MHz@2.5V | 20% duty cycle |
|----------------------|----------------|
| 0.06µW/Gate-MHz@3.3V | 20% duty cycle |



# JT0.25µHBD

#### Table 3. Typical Cell Delays

| Cell                | Output Transition | Propagation Delay <sup>1</sup> | Propagation Delay <sup>1</sup> |  |
|---------------------|-------------------|--------------------------------|--------------------------------|--|
| Internal Gates      |                   | $V_{DD} = 2.5V$                | V <sub>DD</sub> = 3.3V         |  |
| INV1, Inverter      | HL                | .123                           | .150                           |  |
| INVI, Inverter      | LH                | .155                           | .230                           |  |
| INV/4 Invertor 4V   | HL                | .077                           | .104                           |  |
| INV4, Inverter 4X   | LH                | .110                           | .179                           |  |
| NAND2 2 Input NAND  | HL                | .159                           | .190                           |  |
| NAND2, 2-Input NAND | LH                | .186                           | .254                           |  |
| NOD2 2 Input NOD    | HL                | .146                           | .171                           |  |
| NOR2, 2-Input NOR   | LH                | .224                           | .303                           |  |
|                     | HL                | .474                           | .647                           |  |
| DFF - CLK to Q      | LH                | .475                           | .613                           |  |
|                     | HL                | .579                           | .766                           |  |
| LDL - CLK to Q      | LH                | .457                           | .671                           |  |
| Output Buffers      |                   |                                |                                |  |
| 00000 (05 00) N/4 0 | HL                | 4.649                          | 4.155                          |  |
| OC33 {25,33} N4_C   | LH                | 6.711                          | 5.793                          |  |
| 0022 (25 22) N12 0  | HL                | 3.125                          | 2.937                          |  |
| OC33 {25,33} N12_C  | LH                | 3.875                          | 3.519                          |  |
| Input Buffers       |                   |                                |                                |  |
| IC22 (2E 22) C      | HL                | .673                           | .573                           |  |
| IC33 {25,33} C      | LH                | .474                           | .667                           |  |

Note:

 All specifications in ns (typical). Output load capacitance is 50pF. Fanout loading for input buffers and gates is the equivalent of two gate input loads. For core cells and output buffers input slew is ~.2ns. For input buffer, input slew is 0.4ns (slew is measured from 30% - 70% of V<sub>DD</sub>).

### **ASIC Design Software**

Using a combination of state-of-the-art third-party and proprietary design tools, CAES delivers the CAE support and capability to handle complex, high-performance ASIC designs from design concept through design verification and test.

CAES flexible circuit creation methodology supports high level design methodology by providing synthesis libraries in Liberty syntax. Compiled technology files are provided for Synopsys synthesis and design analysis tools. Design verification is performed in any VHDL or Verilog simulation environment, using CAES robust libraries. CAES also supports Automatic Test Program Generation to improve design testing.

### **CAES HDL Design Systems**

CAES offers a Hardware Description Language (HDL) design system supporting VHDL and Verilog. Both the VHDL and Verilog libraries provide sign-off quality models and robust tools.







CAES Springs HDL Design Flow

The VHDL libraries are VITAL 3.0 compliant, and the Verilog libraries are OVI 1.0 compliant. With the library capabilities CAES provides, you can use High Level Design methods to synthesize your design for simulation. CAES also provides tools to verify that your HDL design will result in working ASIC devices.

### Advantages of the CAES HDL Design Systems

- The CAES HDL Design System gives you the freedom to use tools from Synopsys, Mentor Graphics, Cadence, and other vendors to help you synthesize and verify a design.
- CAES Logic Rules Checker and Tester Rules Checker allow you to verify partial or complete designs for compliance with CAES design rules.
- CAES HDL Design System accepts back-annotation of timing information through SDF.



## UT0.25µHBD

### XDT<sup>sm</sup> (eXternal Design Translation)

Through CAES XDT services, customers can convert an existing non-CAES design to CAES processes. The XDT tool is particularly useful for converting an FPGA to an CAES radiation-tolerant gate array. The XDT translation tools convert industry standard netlist formats and vendor libraries to CAES formats and libraries. Industry standard netlist formats supported by CAES include:

- VHDL
- Verilog HDL<sup>™</sup>
- FPGA source files (Actel, Altera, Xilinx)
- EDIF
- Third-party netlists supported by Synopsys

### **Tools Supported by CAES**

CAES supports libraries for:

- Mentor Graphics
  - QuestaSim
  - Tessent FastScan
  - Tessent MBIST
- Synopsys
  - Design Compiler (with Power Compiler)/Ultra
  - PrimeTime
  - PrimePower
  - Formality
  - TetraMax
- VITAL-compliant VHDL Simulation Tools
- OVI-compliant Verilog Tools

### **Training and Support**

CAES personnel conduct training classes tailored to meet individual needs. These classes can address a wide mix of engineering backgrounds and specific customer concerns. Applications assistance is also available through all phases of ASIC Design.

### **Physical Design**

Using five layers of metal interconnect, CAES achieves optimized layouts that maximize speed of critical nets, overall chip performance, and design density up to 3,000,000 NAND2 equivalent gates.

### **Test Capability**

CAES supports all phases of test development from test stimulus generation through high-speed production test. This support includes ATPG, fault simulation, and fault grading. Serial scan design options are available on all UT0.25µHBD storage elements. Automatic test program development capabilities handle large vector sets for use with CAES LTX/Trillium MicroMaster, supporting high-speed testing (up to 80MHz with pin multiplexing), or Teradyne Tiger (up to 1.2GHz).



## UT0.25µHBD

#### **Unparalleled Quality and Reliability**

CAES is dedicated to meeting the stringent performance requirements of aerospace and defense systems suppliers. CAES maintains the highest level of quality and reliability through our Quality Management Program under MIL-PRF-38535 and ISO-9001. In 1988, we were the first gate array manufacturer to achieve QPL certification and qualification of our technology families. Our product assurance program has kept pace with the demands of certification and qualification.

Our quality management plan includes the following activities and initiatives.

- Quality improvement plan
- Failure analysis program
- SPC plan
- Corrective action plan
- Change control program
- Standard Evaluation Circuit (SEC) and Technology Characterization Vehicle (TCV) assessment program
- Certification and qualification program

Because of numerous product variations permitted with customer specific designs, much of the reliability testing is performed using a Standard Evaluation Circuit (SEC) and Technology Characterization Vehicle (TCV). CAES utilizes the wafer foundry's data from TCV test structures to evaluate hot carrier aging, electromigration, and time dependent test samples for reliability testing.

Data from the wafer-level testing can provide rapid feedback to the fabrication process, as well as establish the reliability performance of the product before it is packaged and shipped.

### **Radiation Tolerance**

CAES incorporates radiation-tolerance techniques in process design, design rules, array design, power distribution, and library element design. All key radiation-tolerance process parameters are controlled and monitored using statistical methods and in-line testing.

| Parameter                        | Radiation Hardness Assurance                                                                                           | Notes      |
|----------------------------------|------------------------------------------------------------------------------------------------------------------------|------------|
| Total Ionizing Dose (TID)        | 1.0E5 rad(SiO <sub>2</sub> )<br>1.0E6 rad(SiO <sub>2</sub> )                                                           | 1,2<br>1,3 |
| Dose Rate Upset (DRU)            | >6.6E9 rad(Si)/sec                                                                                                     | 4          |
| Dose Rate<br>Survivability (DRS) | No latchup observed to maximum dose rate of equipment<br>configuration<br>>4.8E11 rad(Si)/sec                          | 5,8        |
| Single Event Up-set (SEU)        | <1.2E-12 errors per cell-day                                                                                           | 6,7        |
| Single Event<br>Latchup (SEL)    | Latchup-immune over worst<br>case 125°C, 2.75V or 3.6V<br>core, 3.6V I/O $V_{DD}$ ,<br>LET >108MeV/cm <sup>2</sup> /mg |            |
| Projected neutron fluence        | 1.0E14 n/sq cm                                                                                                         | 9          |





# UT0.25µHBD

#### Notes:

- 1) Total dose Co-60 testing is in accordance with MIL-STD-883, Method 1019.
- Data sheet electrical characteristics guaranteed to 3.0E5 rads(SiO<sub>2</sub>) with on-chip RAM. All post-radiation values measured at 25°C.
- 3) Datasheet electrical characteristics guaranteed to 1.0E6 rad (SiO<sub>2</sub>) with on-chip RAM. All post-radiation values measured at 25°C.
- 4) Short pulse 20ns FWHM (full width, half maximum) 25°C, 2.25V core/3.0V I/O  $V_{\text{DD}}.$
- 5) Short pulse 35ns FWHM (full width, half maximum) 125°C, 2.75V core/3.6V I/O  $V_{\text{DD}}.$
- 6) SEU limit based on standard evaluation circuit at 2.25V or 3.6V core/3.0V I/O  $V_{\text{DD}}$  25°C condition.
- 7) SEU-hard flip-flop cell. Non-hard flip-flop typical is 8E-9.
- 8) Dose rate upset number may be different for a specific design due to the size of the ASIC die.
- 9) Based on George C. Messenger, "A Summary Review of Displacement Damage from High Energy Radiation in Silicon Semiconductors and Semiconductor Devices," IEEE Trans Nucl. Sci, vol. 39, no. 3, June 1992.

#### Absolute Maximum Ratings <sup>1</sup>

(Referenced to Vss)

| Symbol                                | Parameter                          | Limits                       |
|---------------------------------------|------------------------------------|------------------------------|
| V <sub>DD</sub> <sup>2</sup>          | I/O DC Supply Voltage              | -0.3V to 4.0V                |
| V <sub>DDCORE</sub> <sup>2</sup>      | Core DC Supply Voltage             | -0.3 to 2.8V or -0.3 to 4.0V |
| V <sub>DD</sub> - V <sub>DDCORE</sub> | Max Voltage Difference (2.5V core) | 3.6V                         |
| V <sub>DDCORE</sub> - V <sub>DD</sub> | Max Voltage Difference (2.5V core) | 2.8V                         |
| T <sub>STG</sub>                      | Storage temperature                | -65°C to +150°C              |
| Tյ                                    | Maximum junction temperature       | +150°C                       |
| $I_{LU}$                              | Latchup immunity                   | +150mA                       |
| II                                    | DC input current                   | +10mA                        |
| T <sub>LS</sub>                       | Lead temperature (solder 5 sec)    | +300°C                       |

#### Note:

- Stresses outside the listed absolute maximum ratings may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond limits indicated in the operational sections of this specification is not recommended. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- 2) The recommended "power-on" sequence is V<sub>DDCORE</sub> voltage supply applied first, followed by the V<sub>DD</sub> voltage supply. The recommended "power-off" sequence is the reverse. Remove V<sub>DD</sub> voltage supply, followed by removing V<sub>DDCORE</sub> voltage supply.

#### **Recommended Operating Conditions**

| Symbol                   | Parameter         | Limits                    |
|--------------------------|-------------------|---------------------------|
| V <sub>DD</sub> I/O      | DC Supply Voltage | 3.3 ± 0.3V                |
| V <sub>DDCORE</sub> Core | DC Supply Voltage | 2.5 ± 0.25V or 3.3 ± 0.3V |

#### Note:

1) Under normal conditions, V<sub>DD</sub> must be maintained at a voltage greater than V<sub>DDCORE</sub> by 0.25V for 2.5V core option.



**RELEASED 2/18** 



## UT0.25µHBD

### **DC Electrical Characteristics**

 $(V_{DD} = 3.3V \pm 0.3; V_{DDCORE} = 2.5V \pm 0.25 \text{ or } 3.3V \pm 0.3V; -55^{\circ}C < T_{C} < \pm 125^{\circ}C)$ 

| Symbol            | Parameter                                                                                                                                                                                                                | Condition                                                                                                                                                                                                                             | MIN                                            | MAX                                                               | Unit |
|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------------------------------------------------|------|
| VIL               | Low-level input voltage <sup>1</sup><br>CMOS, OSC inputs<br>PCI inputs                                                                                                                                                   | $V_{DD} = 3.3V \pm 0.3V$<br>$V_{DDCORE} = 2.5V \pm 0.25V$                                                                                                                                                                             |                                                | 0.3*V <sub>DD</sub><br>0.3*V <sub>DD</sub>                        | V    |
| V <sub>IH</sub>   | High-level input voltage <sup>1</sup><br>CMOS inputs<br>PCI inputs                                                                                                                                                       | $V_{DD} = 3.3V \pm 0.3$<br>$V_{DDCORE} = 2.5V \pm 0.25$                                                                                                                                                                               | 0.7*V <sub>DD</sub><br>0.5*V <sub>DD</sub>     |                                                                   | V    |
| V <sub>IL</sub>   | Low-level input voltage<br>SSTL inputs                                                                                                                                                                                   | $V_{\text{DDSTL}} = 1.8V + 10\%$ $V_{\text{REF}} = 0.9V$                                                                                                                                                                              | VREF - 0.125                                   |                                                                   | V    |
| $V_{\mathrm{IH}}$ | High-level input voltage<br>SSTL inputs                                                                                                                                                                                  | $V_{DDSTL} = 1.8V + 10\%$ $V_{REF} = 0.9v$                                                                                                                                                                                            |                                                | VREF + 0.125                                                      | V    |
| $V_{T}^{+}$       | Schmitt Trigger, positive going threshold <sup>1</sup>                                                                                                                                                                   | $V_{DD} = 3.3V \pm 0.3$<br>$V_{DDCORE} = 2.5V \pm 0.25$                                                                                                                                                                               |                                                | 0.7*V <sub>DD</sub>                                               | V    |
| V <sub>T</sub> -  | Schmitt Trigger, negative going threshold <sup>1</sup>                                                                                                                                                                   | $V_{DD} = 3.3V \pm 0.3$<br>$V_{DDCORE} = 2.5V \pm 0.25$                                                                                                                                                                               | 0.3V <sub>DD</sub>                             |                                                                   | V    |
| V <sub>H</sub>    | Schmitt Trigger, typical range of hysterisis <sup>2</sup>                                                                                                                                                                |                                                                                                                                                                                                                                       | 0.4                                            |                                                                   | V    |
| I <sub>IN</sub>   | Input leakage current<br>CMOS and Schmitt inputs<br>Inputs with pull-down resistors<br>Inputs with pull-down resistors<br>Inputs with pull-up resistors<br>Cold Spare Inputs - Off<br>Cold Spare Inputs - On             | $ \begin{array}{l} V_{IN} = V_{DD} \text{ or } V_{SS} \\ V_{IN} = V_{DD} \\ V_{IN} = V_{SS} \\ V_{IN} = V_{SS} \\ V_{IN} = V_{DD} \\ V_{IN} = 0 \text{ to } 3.6V \\ V_{IN} = V_{DD} \text{ or } V_{SS} \end{array} $                  | -1<br>10<br>-5<br>-120<br>-5<br>-5<br>-5<br>-5 | 1<br>120<br>5<br>-10<br>5<br>5<br>5<br>5                          | μΑ   |
| V <sub>ol</sub>   | Low-level output voltage <sup>3</sup><br>CMOS/LVTTL 4.0mA buffer<br>CMOS/LVTTL 8.0mA buffer<br>CMOS/LVTTL 12.0mA buffer<br>CMOS/LVTTL 24.0mA buffer<br>CMOS outputs (optional)<br>CMOS outputs (optional)<br>PCI outputs | $\begin{split} I_{OL} &= 4.0 \text{mA} \\ I_{OL} &= 8.0 \text{mA} \\ I_{OL} &= 12.0 \text{mA} \\ I_{OL} &= 24.0 \text{mA} \\ I_{OL} &= 1.0 \mu \text{A} \\ I_{OL} &= 100.0 \mu \text{A} \\ I_{OL} &= 1500.0 \mu \text{A} \end{split}$ |                                                | 0.4<br>0.4<br>0.4<br>0.4<br>0.05<br>0.25<br>0.1 * V <sub>DD</sub> | v    |



# UT0.25µHBD

| Symbol           | Parameter                                                                                                                                                                                                                 | Condition                                                                                                                                                                                  | MIN                                                                                               | MAX                                                                                               | Unit |
|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|------|
| V <sub>OH</sub>  | High-level output voltage <sup>3</sup><br>CMOS/LVTTL 4.0mA buffer<br>CMOS/LVTTL 8.0mA buffer<br>CMOS/LVTTL 12.0mA buffer<br>CMOS/LVTTL 24.0mA buffer<br>CMOS outputs (optional)<br>CMOS outputs (optional)<br>PCI outputs | $\begin{split} I_{OH} &= -4.0 mA \\ I_{OH} &= -8.0 mA \\ I_{OH} &= -12.0 mA \\ I_{OH} &= -24.0 mA \\ I_{OH} &= -1.0 \mu A \\ I_{OH} &= -100.0 \mu A \\ I_{OH} &= -500.0 \mu A \end{split}$ | 2.4<br>2.4<br>2.4<br>V <sub>DD</sub> - 0.05<br>V <sub>DD</sub> - 0.35<br>0.9 * V <sub>DD</sub>    |                                                                                                   | v    |
| V <sub>OL</sub>  | Low-level output voltage<br>SSTL outputs                                                                                                                                                                                  | $\begin{array}{l} V_{\text{DDSTL}} = 1.8 \text{V} - 10\% \\ I_{\text{OL}} = 12 \text{mA} \end{array}$                                                                                      |                                                                                                   | 0.7                                                                                               | v    |
| V <sub>OH</sub>  | High-level output voltage<br>SSTL outputs                                                                                                                                                                                 | $V_{DDSTL} = 1.8V - 10\%$<br>$I_{OL} = -12mA$                                                                                                                                              | V <sub>DDSTL</sub> - 0.5                                                                          |                                                                                                   | v    |
| I <sub>OZ</sub>  | Three-state output leakage current<br>CMOS<br>Cold Spare Inputs - Off<br>Cold Spare Inputs - On                                                                                                                           | $V_{O} = V_{DD} \text{ and } V_{SS}$ $V_{IN} = 0V \text{ and } 3.6V$ $V_{DD} = V_{SS} = 0$ $V_{DD} = V_{DD} = V_{SS}$                                                                      | -5<br>-10<br>-10                                                                                  | 5<br>+10<br>+10                                                                                   | μΑ   |
| I <sub>OS</sub>  | Output short-circuit current <sup>2, 4</sup>                                                                                                                                                                              | V/OUT=<br>I/O drive = 4mA<br>I/O drive = 8Ma<br>I/O drive = 12mA<br>I/O drive = PCI<br>V/OUT=<br>I/O drive = 4mA<br>I/O drive = 8mA<br>I/O drive = 12mA<br>I/O drive = PCI                 | 3.0V@125°C<br>68mA<br>95mA<br>174mA<br>410mA<br>3.6V@-55°C<br>-84mA<br>-102mA<br>-153mA<br>-348mA | 3.6V@-55°C<br>143mA<br>204mA<br>340mA<br>764mA<br>3.0V@125°C<br>-30mA<br>-47mA<br>-92mA<br>-230mA | mA   |
| C <sub>IN</sub>  | Input capacitance <sup>5</sup><br>LVDS inputs<br>SSTL inputs                                                                                                                                                              | f = 1MHz @ 0V                                                                                                                                                                              | 4                                                                                                 | 15<br>16<br>15                                                                                    | pF   |
| C <sub>OUT</sub> | Output capacitance <sup>5</sup><br>4.0mA buffer<br>8.0mA buffer<br>12.0mA buffer<br>24.0mA buffer<br>LVDS outputs<br>SSTL outputs                                                                                         | f = 1MHz @ 0V                                                                                                                                                                              |                                                                                                   | 15<br>18<br>20<br>25<br>19<br>15                                                                  | pF   |
| CIO              | Bidirect I/O capacitance <sup>5</sup><br>4.0mA buffer<br>8.0mA buffer<br>12.0mA buffer<br>PCI bidirects                                                                                                                   | f = 1MHz @ 0V                                                                                                                                                                              |                                                                                                   | 15<br>18<br>25<br>13                                                                              | pF   |



# UT0.25µHBD

| Symbol                  | Parameter                                                             | Condition                                                                                                                                                 | MIN  | MAX | Unit                                                |
|-------------------------|-----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----------------------------------------------------|
| V <sub>OD1</sub>        | Differential output voltage LVDS                                      | RL = 100Ω                                                                                                                                                 | 250  | 800 | mV                                                  |
| V <sub>OS</sub>         | Offset voltage LVDS                                                   | RL = 100Ω                                                                                                                                                 | 1.12 | 1.6 | V                                                   |
| $\Delta V_{\text{OD1}}$ | Change in magnitude of $V_{OD1}$ for complementary output states LVDS | RL = 100Ω                                                                                                                                                 |      | 35  | mV                                                  |
| $\Delta V_{OS1}$        | Change in magnitude of $V_{OS1}$ for complementary output states LVDS | RL = 100Ω                                                                                                                                                 |      | 25  | mV                                                  |
| IOS LVDS                | Output short circuit current LVDS                                     |                                                                                                                                                           |      | 9.0 | mA                                                  |
| I <sub>DDQ</sub>        | Quiescent Supply Current 6                                            | V <sub>DD</sub> = 3.6V                                                                                                                                    |      |     |                                                     |
| אחחד                    | Group A, subgroups 1,3<br>Group A, subgroup 2                         | 200K gates<br>400K gates<br>600K gates<br>800K gates<br>1000K gates<br>1500K gates<br>2000K gates<br>2500K gates<br>3000K gates<br>V <sub>DD</sub> = 3.6V |      |     | 50<br>100<br>200<br>250<br>375<br>500<br>625<br>750 |
|                         |                                                                       | 200K gates<br>400K gates<br>600K gates<br>800K gates<br>1000K gates<br>1500K gates<br>2000K gates<br>2500K gates<br>3000K gates                           |      |     | 1<br>2<br>3<br>4<br>5<br>7.5<br>10<br>12.5<br>15    |
|                         | Group A, subgroup 1<br>RHA Designator: M, D, P, L, R                  | $V_{DD}$ = 3.6V<br>200K gates<br>400K gates<br>600K gates<br>800K gates<br>1000K gates<br>1500K gates<br>2000K gates<br>2500K gates<br>3000K gates        |      |     | 4<br>6<br>8<br>10<br>12<br>18<br>24<br>30<br>36     |



# UT0.25µHBD

#### Notes:

- 1) Functional tests are conducted in accordance with MIL-STD-883 with the following input test conditions:  $V_{IH} = V_{IH}(min) + 20\%$ , 0%;  $V_{IL} = V_{IL}(max) + 0\%$ , 50%, as specified herein, for TTL, CMOS, or Schmitt compatible inputs. Devices may be tested using any input voltage within the above specified range, but are guaranteed to  $V_{IH}(min)$  and  $V_{IL}(max)$ .
- 2) Supplied as a design limit but not guaranteed or tested.
- 3) Per MIL-PRF-38535, for current density ≤5.0E5 amps/cm<sup>2</sup>, the maximum product of load capacitance (per output buffer) times frequency should not exceed 3,765pF\*MHz.
- 4) CAES IOS specification maximum of 1 second for any output to be shorted to ground or the maximum output voltage supply exceeding this specification will reduce the DC current lifetime because of potential joule heating.
- 5) Capacitance measured for initial qualification and when design changes may affect the value. Capacitance is measured between the designated terminal and V<sub>ss</sub> at frequency of 1MHz @0V and a signal amplitude of  $\leq$ 50mV RMS in a 144 CPGA package.
- 6) All inputs with internal pull-ups should be left floating. All other inputs should be tied high or low.

#### Intel is a registered trademark of Intel Corporation

Mentor, Mentor Graphics, AutoLogic II, QuickSim II, QuickFault II, QuickHDL, QuickGrade II, FastScan, FlexTest, QuestaSim and DFT Advisor are registered trademarks of Mentor Graphics Corporation

Verilog and Leapfrog are registered trademarks of Cadence Design Systems, Inc.

Synopsys, Design Compiler, Test Compiler Plus, VHDL Compiler, Verilog HDL Compiler, TestSim and VSS are trademarks of Synopsys, Inc.

#### **Data Sheet Revision History**

| Revision Date | Description of Change                                      | Page(s) |
|---------------|------------------------------------------------------------|---------|
|               | Added CAES data sheet template.                            | All     |
| 8-22-16       | Removed Sun Design Support.                                | 1       |
| 8-22-10       | Removed the VCS design support.                            | 2       |
|               | Removed Mentor ModelSim tools and replaced with QuestaSim. | 7       |
| 2-18          | Updated export                                             | 14      |



**RELEASED 2/18** 

Hardened-by-Design Standard Cell ASIC

## JT0.25µHBD

#### Datasheet Definitions

|                       | DEFINITION                                                                                                                                                                                                                                                                                              |
|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advanced Datasheet    | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is still in the development stage and the datasheet <b>is subject to change</b> . Specifications can be <b>TBD</b> and the part package and pinout are <b>not final</b> . |
| Preliminary Datasheet | CAES reserves the right to make changes to any products and services described herein at any time without notice. The product is in the characterization stage and prototypes are available.                                                                                                            |
| Datasheet             | Product is in production and any changes to the product and services described herein will follow a formal customer notification process for form, fit or function changes.                                                                                                                             |

The following United States (U.S.) Department of Commerce statement shall be applicable if these commodities, technology, or software are exported from the U.S.: These commodities, technology, or software were exported from the United States in accordance with the Export Administration Regulations. Diversion contrary to U.S. law is prohibited.

Cobham Colorado Springs Inc. d/b/a Cobham Advanced Electronic Solutions (CAES) reserves the right to make changes to any products and services described herein at any time without notice. Consult an authorized sales representative to verify that the information in this data sheet is current before using this product. The company does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing; nor does the purchase, lease, or use of a product or service convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual rights of the company or of third parties.



